blob: d340639e1a00830104ef002b074430340c23a11f [file] [log] [blame]
Mike Frysinger34216672008-10-06 04:16:47 -04001/*
Scott Jiang655761e2014-11-13 15:30:53 +08002 * i2c.c - driver for ADI TWI/I2C
Mike Frysinger34216672008-10-06 04:16:47 -04003 *
Scott Jiang655761e2014-11-13 15:30:53 +08004 * Copyright (c) 2006-2014 Analog Devices Inc.
Mike Frysinger34216672008-10-06 04:16:47 -04005 *
6 * Licensed under the GPL-2 or later.
Simon Glasscb052ff2016-11-23 06:34:44 -07007 *
8 * NOTE: This driver should be converted to driver model before June 2017.
9 * Please see doc/driver-model/i2c-howto.txt for instructions.
Mike Frysinger34216672008-10-06 04:16:47 -040010 */
11
12#include <common.h>
Simon Glassa73bda42015-11-08 23:47:45 -070013#include <console.h>
Mike Frysinger34216672008-10-06 04:16:47 -040014#include <i2c.h>
15
Sonic Zhang983a2a92014-01-28 13:53:34 +080016#include <asm/clock.h>
Scott Jiang655761e2014-11-13 15:30:53 +080017#include <asm/twi.h>
Scott Jiang0030ed72014-11-13 15:30:54 +080018#include <asm/io.h>
Mike Frysinger34216672008-10-06 04:16:47 -040019
Scott Jiang80d27fa2014-11-13 15:30:55 +080020static struct twi_regs *i2c_get_base(struct i2c_adapter *adap);
21
Mike Frysinger78a09df2010-05-05 03:20:30 -040022/* Every register is 32bit aligned, but only 16bits in size */
23#define ureg(name) u16 name; u16 __pad_##name;
24struct twi_regs {
25 ureg(clkdiv);
26 ureg(control);
27 ureg(slave_ctl);
28 ureg(slave_stat);
29 ureg(slave_addr);
30 ureg(master_ctl);
31 ureg(master_stat);
32 ureg(master_addr);
33 ureg(int_stat);
34 ureg(int_mask);
35 ureg(fifo_ctl);
36 ureg(fifo_stat);
37 char __pad[0x50];
38 ureg(xmt_data8);
39 ureg(xmt_data16);
40 ureg(rcv_data8);
41 ureg(rcv_data16);
42};
43#undef ureg
44
Mike Frysinger78a09df2010-05-05 03:20:30 -040045#ifdef TWI_CLKDIV
46#define TWI0_CLKDIV TWI_CLKDIV
Scott Jiang80d27fa2014-11-13 15:30:55 +080047# ifdef CONFIG_SYS_MAX_I2C_BUS
48# undef CONFIG_SYS_MAX_I2C_BUS
49# endif
50#define CONFIG_SYS_MAX_I2C_BUS 1
Mike Frysinger34216672008-10-06 04:16:47 -040051#endif
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -040052
53/*
54 * The way speed is changed into duty often results in integer truncation
55 * with 50% duty, so we'll force rounding up to the next duty by adding 1
56 * to the max. In practice this will get us a speed of something like
57 * 385 KHz. The other limit is easy to handle as it is only 8 bits.
58 */
59#define I2C_SPEED_MAX 400000
60#define I2C_SPEED_TO_DUTY(speed) (5000000 / (speed))
61#define I2C_DUTY_MAX (I2C_SPEED_TO_DUTY(I2C_SPEED_MAX) + 1)
62#define I2C_DUTY_MIN 0xff /* 8 bit limited */
63#define SYS_I2C_DUTY I2C_SPEED_TO_DUTY(CONFIG_SYS_I2C_SPEED)
64/* Note: duty is inverse of speed, so the comparisons below are correct */
65#if SYS_I2C_DUTY < I2C_DUTY_MAX || SYS_I2C_DUTY > I2C_DUTY_MIN
Scott Jiang80d27fa2014-11-13 15:30:55 +080066# error "The I2C hardware can only operate 20KHz - 400KHz"
Mike Frysinger34216672008-10-06 04:16:47 -040067#endif
68
69/* All transfers are described by this data structure */
Simon Glassd5ff0b92015-02-05 21:41:33 -070070struct adi_i2c_msg {
Mike Frysinger34216672008-10-06 04:16:47 -040071 u8 flags;
72#define I2C_M_COMBO 0x4
73#define I2C_M_STOP 0x2
74#define I2C_M_READ 0x1
75 int len; /* msg length */
76 u8 *buf; /* pointer to msg data */
77 int alen; /* addr length */
78 u8 *abuf; /* addr buffer */
79};
80
Mike Frysinger1fae8ca2009-10-14 19:27:26 -040081/* Allow msec timeout per ~byte transfer */
82#define I2C_TIMEOUT 10
83
Mike Frysinger34216672008-10-06 04:16:47 -040084/**
85 * wait_for_completion - manage the actual i2c transfer
86 * @msg: the i2c msg
87 */
Simon Glassd5ff0b92015-02-05 21:41:33 -070088static int wait_for_completion(struct twi_regs *twi, struct adi_i2c_msg *msg)
Mike Frysinger34216672008-10-06 04:16:47 -040089{
Scott Jiang0030ed72014-11-13 15:30:54 +080090 u16 int_stat, ctl;
Mike Frysinger1fae8ca2009-10-14 19:27:26 -040091 ulong timebase = get_timer(0);
Mike Frysinger34216672008-10-06 04:16:47 -040092
Mike Frysinger1fae8ca2009-10-14 19:27:26 -040093 do {
Scott Jiang0030ed72014-11-13 15:30:54 +080094 int_stat = readw(&twi->int_stat);
Mike Frysinger34216672008-10-06 04:16:47 -040095
96 if (int_stat & XMTSERV) {
Scott Jiang0030ed72014-11-13 15:30:54 +080097 writew(XMTSERV, &twi->int_stat);
Mike Frysinger34216672008-10-06 04:16:47 -040098 if (msg->alen) {
Scott Jiang0030ed72014-11-13 15:30:54 +080099 writew(*(msg->abuf++), &twi->xmt_data8);
Mike Frysinger34216672008-10-06 04:16:47 -0400100 --msg->alen;
101 } else if (!(msg->flags & I2C_M_COMBO) && msg->len) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800102 writew(*(msg->buf++), &twi->xmt_data8);
Mike Frysinger34216672008-10-06 04:16:47 -0400103 --msg->len;
104 } else {
Scott Jiang0030ed72014-11-13 15:30:54 +0800105 ctl = readw(&twi->master_ctl);
106 if (msg->flags & I2C_M_COMBO)
107 writew(ctl | RSTART | MDIR,
108 &twi->master_ctl);
109 else
110 writew(ctl | STOP, &twi->master_ctl);
Mike Frysinger34216672008-10-06 04:16:47 -0400111 }
112 }
113 if (int_stat & RCVSERV) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800114 writew(RCVSERV, &twi->int_stat);
Mike Frysinger34216672008-10-06 04:16:47 -0400115 if (msg->len) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800116 *(msg->buf++) = readw(&twi->rcv_data8);
Mike Frysinger34216672008-10-06 04:16:47 -0400117 --msg->len;
118 } else if (msg->flags & I2C_M_STOP) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800119 ctl = readw(&twi->master_ctl);
120 writew(ctl | STOP, &twi->master_ctl);
Mike Frysinger34216672008-10-06 04:16:47 -0400121 }
122 }
123 if (int_stat & MERR) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800124 writew(MERR, &twi->int_stat);
Mike Frysinger1fae8ca2009-10-14 19:27:26 -0400125 return msg->len;
Mike Frysinger34216672008-10-06 04:16:47 -0400126 }
127 if (int_stat & MCOMP) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800128 writew(MCOMP, &twi->int_stat);
Mike Frysinger34216672008-10-06 04:16:47 -0400129 if (msg->flags & I2C_M_COMBO && msg->len) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800130 ctl = readw(&twi->master_ctl);
131 ctl = (ctl & ~RSTART) |
Mike Frysinger78a09df2010-05-05 03:20:30 -0400132 (min(msg->len, 0xff) << 6) | MEN | MDIR;
Scott Jiang0030ed72014-11-13 15:30:54 +0800133 writew(ctl, &twi->master_ctl);
Mike Frysinger34216672008-10-06 04:16:47 -0400134 } else
135 break;
136 }
Mike Frysinger1fae8ca2009-10-14 19:27:26 -0400137
138 /* If we were able to do something, reset timeout */
139 if (int_stat)
140 timebase = get_timer(0);
141
142 } while (get_timer(timebase) < I2C_TIMEOUT);
Mike Frysinger34216672008-10-06 04:16:47 -0400143
144 return msg->len;
145}
146
Scott Jiang80d27fa2014-11-13 15:30:55 +0800147static int i2c_transfer(struct i2c_adapter *adap, uint8_t chip, uint addr,
148 int alen, uint8_t *buffer, int len, uint8_t flags)
Mike Frysinger34216672008-10-06 04:16:47 -0400149{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800150 struct twi_regs *twi = i2c_get_base(adap);
Scott Jiang0030ed72014-11-13 15:30:54 +0800151 int ret;
152 u16 ctl;
Mike Frysinger34216672008-10-06 04:16:47 -0400153 uchar addr_buffer[] = {
154 (addr >> 0),
155 (addr >> 8),
156 (addr >> 16),
157 };
Simon Glassd5ff0b92015-02-05 21:41:33 -0700158 struct adi_i2c_msg msg = {
Mike Frysinger34216672008-10-06 04:16:47 -0400159 .flags = flags | (len >= 0xff ? I2C_M_STOP : 0),
160 .buf = buffer,
161 .len = len,
162 .abuf = addr_buffer,
163 .alen = alen,
164 };
Mike Frysinger34216672008-10-06 04:16:47 -0400165
Mike Frysinger34216672008-10-06 04:16:47 -0400166 /* wait for things to settle */
Scott Jiang0030ed72014-11-13 15:30:54 +0800167 while (readw(&twi->master_stat) & BUSBUSY)
Mike Frysinger34216672008-10-06 04:16:47 -0400168 if (ctrlc())
169 return 1;
170
171 /* Set Transmit device address */
Scott Jiang0030ed72014-11-13 15:30:54 +0800172 writew(chip, &twi->master_addr);
Mike Frysinger34216672008-10-06 04:16:47 -0400173
174 /* Clear the FIFO before starting things */
Scott Jiang0030ed72014-11-13 15:30:54 +0800175 writew(XMTFLUSH | RCVFLUSH, &twi->fifo_ctl);
176 writew(0, &twi->fifo_ctl);
Mike Frysinger34216672008-10-06 04:16:47 -0400177
178 /* prime the pump */
179 if (msg.alen) {
Peter Meerwaldd4b35d22009-06-29 15:48:33 -0400180 len = (msg.flags & I2C_M_COMBO) ? msg.alen : msg.alen + len;
Scott Jiang0030ed72014-11-13 15:30:54 +0800181 writew(*(msg.abuf++), &twi->xmt_data8);
Mike Frysinger34216672008-10-06 04:16:47 -0400182 --msg.alen;
183 } else if (!(msg.flags & I2C_M_READ) && msg.len) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800184 writew(*(msg.buf++), &twi->xmt_data8);
Mike Frysinger34216672008-10-06 04:16:47 -0400185 --msg.len;
186 }
187
188 /* clear int stat */
Scott Jiang0030ed72014-11-13 15:30:54 +0800189 writew(-1, &twi->master_stat);
190 writew(-1, &twi->int_stat);
191 writew(0, &twi->int_mask);
Mike Frysinger34216672008-10-06 04:16:47 -0400192
193 /* Master enable */
Scott Jiang0030ed72014-11-13 15:30:54 +0800194 ctl = readw(&twi->master_ctl);
195 ctl = (ctl & FAST) | (min(len, 0xff) << 6) | MEN |
196 ((msg.flags & I2C_M_READ) ? MDIR : 0);
197 writew(ctl, &twi->master_ctl);
Mike Frysinger34216672008-10-06 04:16:47 -0400198
199 /* process the rest */
Scott Jiang80d27fa2014-11-13 15:30:55 +0800200 ret = wait_for_completion(twi, &msg);
Mike Frysinger34216672008-10-06 04:16:47 -0400201
202 if (ret) {
Scott Jiang0030ed72014-11-13 15:30:54 +0800203 ctl = readw(&twi->master_ctl) & ~MEN;
204 writew(ctl, &twi->master_ctl);
205 ctl = readw(&twi->control) & ~TWI_ENA;
206 writew(ctl, &twi->control);
207 ctl = readw(&twi->control) | TWI_ENA;
208 writew(ctl, &twi->control);
Mike Frysinger34216672008-10-06 04:16:47 -0400209 }
210
211 return ret;
212}
213
Scott Jiang80d27fa2014-11-13 15:30:55 +0800214static uint adi_i2c_setspeed(struct i2c_adapter *adap, uint speed)
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -0400215{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800216 struct twi_regs *twi = i2c_get_base(adap);
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -0400217 u16 clkdiv = I2C_SPEED_TO_DUTY(speed);
218
219 /* Set TWI interface clock */
220 if (clkdiv < I2C_DUTY_MAX || clkdiv > I2C_DUTY_MIN)
221 return -1;
Scott Jiang0030ed72014-11-13 15:30:54 +0800222 clkdiv = (clkdiv << 8) | (clkdiv & 0xff);
223 writew(clkdiv, &twi->clkdiv);
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -0400224
225 /* Don't turn it on */
Scott Jiang0030ed72014-11-13 15:30:54 +0800226 writew(speed > 100000 ? FAST : 0, &twi->master_ctl);
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -0400227
228 return 0;
229}
230
Scott Jiang80d27fa2014-11-13 15:30:55 +0800231static void adi_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
Mike Frysinger34216672008-10-06 04:16:47 -0400232{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800233 struct twi_regs *twi = i2c_get_base(adap);
234 u16 prescale = ((get_i2c_clk() / 1000 / 1000 + 5) / 10) & 0x7F;
Mike Frysinger34216672008-10-06 04:16:47 -0400235
236 /* Set TWI internal clock as 10MHz */
Scott Jiang0030ed72014-11-13 15:30:54 +0800237 writew(prescale, &twi->control);
Mike Frysinger34216672008-10-06 04:16:47 -0400238
239 /* Set TWI interface clock as specified */
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -0400240 i2c_set_bus_speed(speed);
Mike Frysinger34216672008-10-06 04:16:47 -0400241
Mike Frysingerc0ff6cc2009-10-14 19:27:27 -0400242 /* Enable it */
Scott Jiang0030ed72014-11-13 15:30:54 +0800243 writew(TWI_ENA | prescale, &twi->control);
Mike Frysinger34216672008-10-06 04:16:47 -0400244}
245
Scott Jiang80d27fa2014-11-13 15:30:55 +0800246static int adi_i2c_read(struct i2c_adapter *adap, uint8_t chip,
247 uint addr, int alen, uint8_t *buffer, int len)
Mike Frysinger34216672008-10-06 04:16:47 -0400248{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800249 return i2c_transfer(adap, chip, addr, alen, buffer,
250 len, alen ? I2C_M_COMBO : I2C_M_READ);
Mike Frysinger34216672008-10-06 04:16:47 -0400251}
252
Scott Jiang80d27fa2014-11-13 15:30:55 +0800253static int adi_i2c_write(struct i2c_adapter *adap, uint8_t chip,
254 uint addr, int alen, uint8_t *buffer, int len)
Mike Frysinger34216672008-10-06 04:16:47 -0400255{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800256 return i2c_transfer(adap, chip, addr, alen, buffer, len, 0);
Mike Frysinger34216672008-10-06 04:16:47 -0400257}
258
Scott Jiang80d27fa2014-11-13 15:30:55 +0800259static int adi_i2c_probe(struct i2c_adapter *adap, uint8_t chip)
Mike Frysinger34216672008-10-06 04:16:47 -0400260{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800261 u8 byte;
262 return adi_i2c_read(adap, chip, 0, 0, &byte, 1);
Mike Frysinger34216672008-10-06 04:16:47 -0400263}
Mike Frysinger78a09df2010-05-05 03:20:30 -0400264
Scott Jiang80d27fa2014-11-13 15:30:55 +0800265static struct twi_regs *i2c_get_base(struct i2c_adapter *adap)
Mike Frysinger78a09df2010-05-05 03:20:30 -0400266{
Scott Jiang80d27fa2014-11-13 15:30:55 +0800267 switch (adap->hwadapnr) {
268#if CONFIG_SYS_MAX_I2C_BUS > 2
269 case 2:
270 return (struct twi_regs *)TWI2_CLKDIV;
Mike Frysinger78a09df2010-05-05 03:20:30 -0400271#endif
272#if CONFIG_SYS_MAX_I2C_BUS > 1
Scott Jiang0030ed72014-11-13 15:30:54 +0800273 case 1:
Scott Jiang80d27fa2014-11-13 15:30:55 +0800274 return (struct twi_regs *)TWI1_CLKDIV;
Mike Frysinger78a09df2010-05-05 03:20:30 -0400275#endif
Scott Jiang80d27fa2014-11-13 15:30:55 +0800276 case 0:
277 return (struct twi_regs *)TWI0_CLKDIV;
278
279 default:
280 printf("wrong hwadapnr: %d\n", adap->hwadapnr);
Mike Frysinger78a09df2010-05-05 03:20:30 -0400281 }
Scott Jiang80d27fa2014-11-13 15:30:55 +0800282
283 return NULL;
Mike Frysinger78a09df2010-05-05 03:20:30 -0400284}
285
Scott Jiang80d27fa2014-11-13 15:30:55 +0800286U_BOOT_I2C_ADAP_COMPLETE(adi_i2c0, adi_i2c_init, adi_i2c_probe,
287 adi_i2c_read, adi_i2c_write,
288 adi_i2c_setspeed,
289 CONFIG_SYS_I2C_SPEED,
290 0,
291 0)
292
Mike Frysinger78a09df2010-05-05 03:20:30 -0400293#if CONFIG_SYS_MAX_I2C_BUS > 1
Scott Jiang80d27fa2014-11-13 15:30:55 +0800294U_BOOT_I2C_ADAP_COMPLETE(adi_i2c1, adi_i2c_init, adi_i2c_probe,
295 adi_i2c_read, adi_i2c_write,
296 adi_i2c_setspeed,
297 CONFIG_SYS_I2C_SPEED,
298 0,
299 1)
Mike Frysinger78a09df2010-05-05 03:20:30 -0400300#endif
Scott Jiang80d27fa2014-11-13 15:30:55 +0800301
Mike Frysinger78a09df2010-05-05 03:20:30 -0400302#if CONFIG_SYS_MAX_I2C_BUS > 2
Scott Jiang80d27fa2014-11-13 15:30:55 +0800303U_BOOT_I2C_ADAP_COMPLETE(adi_i2c2, adi_i2c_init, adi_i2c_probe,
304 adi_i2c_read, adi_i2c_write,
305 adi_i2c_setspeed,
306 CONFIG_SYS_I2C_SPEED,
307 0,
308 2)
Mike Frysinger78a09df2010-05-05 03:20:30 -0400309#endif