blob: f7d8723b03d4faedc810c4b1a452b60db6bfe34e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun443108bf2016-11-17 13:52:44 -080015#if defined(CONFIG_TARGET_P1020RDB_PC)
Li Yang5f999732011-07-26 09:50:46 -050016#define CONFIG_VSC7385_ENET
17#define CONFIG_SLIC
18#define __SW_BOOT_MASK 0x03
19#define __SW_BOOT_NOR 0x5c
20#define __SW_BOOT_SPI 0x1c
21#define __SW_BOOT_SD 0x9c
22#define __SW_BOOT_NAND 0xec
23#define __SW_BOOT_PCIE 0x6c
Pali Rohár108bfdc2022-04-07 12:16:22 +020024#define __SW_NOR_BANK_MASK 0xfd
25#define __SW_NOR_BANK_UP 0x00
26#define __SW_NOR_BANK_LO 0x02
Scott Wood03fedda2012-10-12 18:02:24 -050027#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050028#endif
29
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080030/*
31 * P1020RDB-PD board has user selectable switches for evaluating different
32 * frequency and boot options for the P1020 device. The table that
33 * follow describe the available options. The front six binary number was in
34 * accordance with SW3[1:6].
35 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
36 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
37 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
38 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
39 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
40 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
41 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
42 */
York Sun06732382016-11-17 13:53:33 -080043#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080044#define CONFIG_VSC7385_ENET
45#define CONFIG_SLIC
46#define __SW_BOOT_MASK 0x03
47#define __SW_BOOT_NOR 0x64
48#define __SW_BOOT_SPI 0x34
49#define __SW_BOOT_SD 0x24
50#define __SW_BOOT_NAND 0x44
51#define __SW_BOOT_PCIE 0x74
Pali Rohár108bfdc2022-04-07 12:16:22 +020052#define __SW_NOR_BANK_MASK 0xfd
53#define __SW_NOR_BANK_UP 0x00
54#define __SW_NOR_BANK_LO 0x02
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080055#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080056/*
57 * Dynamic MTD Partition support with mtdparts
58 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080059#endif
60
York Sun9c01ff22016-11-17 14:19:18 -080061#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -050062#define CONFIG_VSC7385_ENET
63#define __SW_BOOT_MASK 0x03
64#define __SW_BOOT_NOR 0xc8
65#define __SW_BOOT_SPI 0x28
Pali Rohár521973b2022-04-07 12:16:15 +020066#define __SW_BOOT_SD 0x68
67#define __SW_BOOT_SD2 0x18
Li Yang5f999732011-07-26 09:50:46 -050068#define __SW_BOOT_NAND 0xe8
69#define __SW_BOOT_PCIE 0xa8
Pali Rohár108bfdc2022-04-07 12:16:22 +020070#define __SW_NOR_BANK_MASK 0xfd
71#define __SW_NOR_BANK_UP 0x00
72#define __SW_NOR_BANK_LO 0x02
Scott Wood03fedda2012-10-12 18:02:24 -050073#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080074/*
75 * Dynamic MTD Partition support with mtdparts
76 */
Li Yang5f999732011-07-26 09:50:46 -050077#endif
78
79#ifdef CONFIG_SDCARD
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053080#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Pali Rohár9f764102022-07-28 11:10:12 +080081#define CONFIG_SYS_MMC_U_BOOT_DST CONFIG_SYS_TEXT_BASE
82#define CONFIG_SYS_MMC_U_BOOT_START CONFIG_SYS_TEXT_BASE
83#define CONFIG_SYS_MMC_U_BOOT_OFFS CONFIG_SPL_PAD_TO
Tom Rinia73788c2021-09-22 14:50:37 -040084#elif defined(CONFIG_SPIFLASH)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053085#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Pali Rohár9f764102022-07-28 11:10:12 +080086#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST CONFIG_SYS_TEXT_BASE
87#define CONFIG_SYS_SPI_FLASH_U_BOOT_START CONFIG_SYS_TEXT_BASE
88#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS CONFIG_SPL_PAD_TO
Tom Rinia73788c2021-09-22 14:50:37 -040089#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +080090#ifdef CONFIG_TPL_BUILD
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053091#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +080092#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
93#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangb8b404d2013-09-06 17:30:58 +080094#elif defined(CONFIG_SPL_BUILD)
Ying Zhangb8b404d2013-09-06 17:30:58 +080095#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
96#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
97#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
Ying Zhangb8b404d2013-09-06 17:30:58 +080098#endif /* not CONFIG_TPL_BUILD */
Li Yang5f999732011-07-26 09:50:46 -050099#endif
100
Li Yang5f999732011-07-26 09:50:46 -0500101#ifndef CONFIG_RESET_VECTOR_ADDRESS
102#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
103#endif
104
Li Yang5f999732011-07-26 09:50:46 -0500105#define CONFIG_HWCONFIG
106/*
107 * These can be toggled for performance analysis, otherwise use default.
108 */
109#define CONFIG_L2_CACHE
Li Yang5f999732011-07-26 09:50:46 -0500110
Li Yang5f999732011-07-26 09:50:46 -0500111#define CONFIG_SYS_CCSRBAR 0xffe00000
112#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
113
Li Yang5f999732011-07-26 09:50:46 -0500114/* DDR Setup */
Li Yang5f999732011-07-26 09:50:46 -0500115#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500116
Priyanka Jainb1d24412020-09-21 11:56:39 +0530117#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500118#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
Li Yang5f999732011-07-26 09:50:46 -0500119#else
120#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
Li Yang5f999732011-07-26 09:50:46 -0500121#endif
122#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
123#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
124#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
125
Li Yang5f999732011-07-26 09:50:46 -0500126/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800127#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500128#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
129#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
130#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
131#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
132#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
133#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
134
Li Yang5f999732011-07-26 09:50:46 -0500135#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
136#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
137#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
138
139#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
140#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
141#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
142#define CONFIG_SYS_DDR_RCW_1 0x00000000
143#define CONFIG_SYS_DDR_RCW_2 0x00000000
144#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
145#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
146#define CONFIG_SYS_DDR_TIMING_4 0x00220001
147#define CONFIG_SYS_DDR_TIMING_5 0x03402400
148
149#define CONFIG_SYS_DDR_TIMING_3 0x00020000
150#define CONFIG_SYS_DDR_TIMING_0 0x00330004
151#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
152#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
153#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
154#define CONFIG_SYS_DDR_MODE_1 0x40461520
155#define CONFIG_SYS_DDR_MODE_2 0x8000c000
156#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
157#endif
158
Li Yang5f999732011-07-26 09:50:46 -0500159/*
160 * Memory map
161 *
Scott Wood5e621872012-10-02 19:35:18 -0500162 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500163 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500164 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500165 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
166 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500167 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
Scott Wood5e621872012-10-02 19:35:18 -0500168 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
169 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500170 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500171 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500172 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500173 */
174
Li Yang5f999732011-07-26 09:50:46 -0500175/*
176 * Local Bus Definitions
177 */
Priyanka Jainb1d24412020-09-21 11:56:39 +0530178#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500179#define CONFIG_SYS_FLASH_BASE 0xec000000
Li Yang5f999732011-07-26 09:50:46 -0500180#else
Li Yang5f999732011-07-26 09:50:46 -0500181#define CONFIG_SYS_FLASH_BASE 0xef000000
182#endif
183
Li Yang5f999732011-07-26 09:50:46 -0500184#ifdef CONFIG_PHYS_64BIT
185#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
186#else
187#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
188#endif
189
Timur Tabib56570c2012-07-06 07:39:26 +0000190#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500191 | BR_PS_16 | BR_V)
192
193#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
194
195#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Li Yang5f999732011-07-26 09:50:46 -0500196#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
197
Li Yang5f999732011-07-26 09:50:46 -0500198/* Nand Flash */
199#ifdef CONFIG_NAND_FSL_ELBC
200#define CONFIG_SYS_NAND_BASE 0xff800000
201#ifdef CONFIG_PHYS_64BIT
202#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
203#else
204#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
205#endif
206
207#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
208#define CONFIG_SYS_MAX_NAND_DEVICE 1
Li Yang5f999732011-07-26 09:50:46 -0500209
Timur Tabib56570c2012-07-06 07:39:26 +0000210#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500211 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
212 | BR_PS_8 /* Port Size = 8 bit */ \
213 | BR_MS_FCM /* MSEL = FCM */ \
214 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800215#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800216#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
217 | OR_FCM_PGS /* Large Page*/ \
218 | OR_FCM_CSCT \
219 | OR_FCM_CST \
220 | OR_FCM_CHT \
221 | OR_FCM_SCY_1 \
222 | OR_FCM_TRLX \
223 | OR_FCM_EHTR)
224#else
Li Yang5f999732011-07-26 09:50:46 -0500225#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
226 | OR_FCM_CSCT \
227 | OR_FCM_CST \
228 | OR_FCM_CHT \
229 | OR_FCM_SCY_1 \
230 | OR_FCM_TRLX \
231 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800232#endif
Li Yang5f999732011-07-26 09:50:46 -0500233#endif /* CONFIG_NAND_FSL_ELBC */
234
Li Yang5f999732011-07-26 09:50:46 -0500235#define CONFIG_SYS_INIT_RAM_LOCK
236#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
237#ifdef CONFIG_PHYS_64BIT
238#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
239#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
240/* The assembler doesn't like typecast */
241#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
242 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
243 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
244#else
245/* Initial L1 address */
246#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
247#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
248#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
249#endif
250/* Size of used area in RAM */
251#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
252
Tom Rini55f37562022-05-24 14:14:02 -0400253#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Li Yang5f999732011-07-26 09:50:46 -0500254
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530255#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500256
257#define CONFIG_SYS_CPLD_BASE 0xffa00000
258#ifdef CONFIG_PHYS_64BIT
259#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
260#else
261#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
262#endif
263/* CPLD config size: 1Mb */
Li Yang5f999732011-07-26 09:50:46 -0500264
Li Yang5f999732011-07-26 09:50:46 -0500265/* Vsc7385 switch */
266#ifdef CONFIG_VSC7385_ENET
Pali Rohár3cac1972022-04-07 12:16:20 +0200267#define __VSCFW_ADDR "vscfw_addr=ef000000\0"
Li Yang5f999732011-07-26 09:50:46 -0500268#define CONFIG_SYS_VSC7385_BASE 0xffb00000
269
270#ifdef CONFIG_PHYS_64BIT
271#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
272#else
273#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
274#endif
275
276#define CONFIG_SYS_VSC7385_BR_PRELIM \
277 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
278#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
279 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
280 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
281
Li Yang5f999732011-07-26 09:50:46 -0500282/* The size of the VSC7385 firmware image */
283#define CONFIG_VSC7385_IMAGE_SIZE 8192
284#endif
285
Pali Rohár3cac1972022-04-07 12:16:20 +0200286#ifndef __VSCFW_ADDR
287#define __VSCFW_ADDR ""
288#endif
289
Ying Zhang28027d72013-09-06 17:30:56 +0800290/*
291 * Config the L2 Cache as L2 SRAM
292*/
293#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800294#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800295#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
296#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
297#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Miquel Raynald0935362019-10-03 19:50:03 +0200298#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800299#ifdef CONFIG_TPL_BUILD
300#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
301#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
302#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800303#else
304#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
305#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
306#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800307#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800308#endif
309#endif
310
Li Yang5f999732011-07-26 09:50:46 -0500311/* Serial Port - controlled on board with jumper J8
312 * open - index 2
313 * shorted - index 1
314 */
Li Yang5f999732011-07-26 09:50:46 -0500315#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500316#define CONFIG_SYS_NS16550_SERIAL
317#define CONFIG_SYS_NS16550_REG_SIZE 1
318#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Tom Rini6b15c162022-05-13 12:26:35 -0400319#if defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500320#define CONFIG_NS16550_MIN_FUNCTIONS
321#endif
322
323#define CONFIG_SYS_BAUDRATE_TABLE \
324 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
325
326#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
327#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
328
Li Yang5f999732011-07-26 09:50:46 -0500329/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200330#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200331#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800332#endif
333
Li Yang5f999732011-07-26 09:50:46 -0500334/*
335 * I2C2 EEPROM
336 */
Li Yang5f999732011-07-26 09:50:46 -0500337
338#define CONFIG_RTC_PT7C4338
339#define CONFIG_SYS_I2C_RTC_ADDR 0x68
340#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
341
342/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500343
Li Yang5f999732011-07-26 09:50:46 -0500344#if defined(CONFIG_PCI)
345/*
346 * General PCI
347 * Memory space is mapped 1-1, but I/O space must start from 0.
348 */
349
350/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500351#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
352#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500353#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
354#else
Li Yang5f999732011-07-26 09:50:46 -0500355#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
356#endif
Li Yang5f999732011-07-26 09:50:46 -0500357#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500358#ifdef CONFIG_PHYS_64BIT
359#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
360#else
361#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
362#endif
Li Yang5f999732011-07-26 09:50:46 -0500363
364/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500365#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
366#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500367#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
368#else
Li Yang5f999732011-07-26 09:50:46 -0500369#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
370#endif
Li Yang5f999732011-07-26 09:50:46 -0500371#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500372#ifdef CONFIG_PHYS_64BIT
373#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
374#else
375#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
376#endif
Li Yang5f999732011-07-26 09:50:46 -0500377#endif /* CONFIG_PCI */
378
379#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500380#define CONFIG_TSEC1
381#define CONFIG_TSEC1_NAME "eTSEC1"
382#define CONFIG_TSEC2
383#define CONFIG_TSEC2_NAME "eTSEC2"
384#define CONFIG_TSEC3
385#define CONFIG_TSEC3_NAME "eTSEC3"
386
387#define TSEC1_PHY_ADDR 2
388#define TSEC2_PHY_ADDR 0
389#define TSEC3_PHY_ADDR 1
390
391#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
392#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
393#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
394
395#define TSEC1_PHYIDX 0
396#define TSEC2_PHYIDX 0
397#define TSEC3_PHYIDX 0
Li Yang5f999732011-07-26 09:50:46 -0500398#endif /* CONFIG_TSEC_ENET */
399
Li Yang5f999732011-07-26 09:50:46 -0500400/*
401 * Environment
402 */
Tom Rini5989fd42022-06-20 08:07:42 -0400403#if defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800404#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500405#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800406#endif
Li Yang5f999732011-07-26 09:50:46 -0500407#endif
408
409#define CONFIG_LOADS_ECHO /* echo on for serial download */
410#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
411
412/*
Li Yang5f999732011-07-26 09:50:46 -0500413 * USB
414 */
Li Yang5f999732011-07-26 09:50:46 -0500415
Li Yang5f999732011-07-26 09:50:46 -0500416#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500417#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500418#endif
419
Li Yang5f999732011-07-26 09:50:46 -0500420/*
421 * Miscellaneous configurable options
422 */
Li Yang5f999732011-07-26 09:50:46 -0500423
424/*
425 * For booting Linux, the board info and command line data
426 * have to be in the first 64 MB of memory, since this is
427 * the maximum mapped by the Linux kernel during initialization.
428 */
429#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
Li Yang5f999732011-07-26 09:50:46 -0500430
Li Yang5f999732011-07-26 09:50:46 -0500431/*
432 * Environment Configuration
433 */
Mario Six790d8442018-03-28 14:38:20 +0200434#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000435#define CONFIG_ROOTPATH "/opt/nfsroot"
Li Yang5f999732011-07-26 09:50:46 -0500436#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
437
Pali Roháredbaa2e2022-05-26 10:52:27 +0200438#include "p1_p2_bootsrc.h"
Li Yang5f999732011-07-26 09:50:46 -0500439
440#define CONFIG_EXTRA_ENV_SETTINGS \
441"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200442"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500443"loadaddr=1000000\0" \
444"bootfile=uImage\0" \
445"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200446 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
447 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
448 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
449 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
450 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500451"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
452"consoledev=ttyS0\0" \
453"ramdiskaddr=2000000\0" \
454"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500455"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500456"bdev=sda1\0" \
457"jffs2nor=mtdblock3\0" \
458"norbootaddr=ef080000\0" \
459"norfdtaddr=ef040000\0" \
460"jffs2nand=mtdblock9\0" \
461"nandbootaddr=100000\0" \
462"nandfdtaddr=80000\0" \
463"ramdisk_size=120000\0" \
Pali Rohár3cac1972022-04-07 12:16:20 +0200464__VSCFW_ADDR \
Pali Roháredbaa2e2022-05-26 10:52:27 +0200465MAP_NOR_LO_CMD(map_lowernorbank) \
466MAP_NOR_UP_CMD(map_uppernorbank) \
467RST_NOR_CMD(norboot) \
468RST_SPI_CMD(spiboot) \
469RST_SD_CMD(sdboot) \
470RST_NAND_CMD(nandboot) \
471RST_PCIE_CMD(pciboot) \
472""
Li Yang5f999732011-07-26 09:50:46 -0500473
Li Yang5f999732011-07-26 09:50:46 -0500474#define CONFIG_USB_FAT_BOOT \
475"setenv bootargs root=/dev/ram rw " \
476"console=$consoledev,$baudrate $othbootargs " \
477"ramdisk_size=$ramdisk_size;" \
478"usb start;" \
479"fatload usb 0:2 $loadaddr $bootfile;" \
480"fatload usb 0:2 $fdtaddr $fdtfile;" \
481"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
482"bootm $loadaddr $ramdiskaddr $fdtaddr"
483
484#define CONFIG_USB_EXT2_BOOT \
485"setenv bootargs root=/dev/ram rw " \
486"console=$consoledev,$baudrate $othbootargs " \
487"ramdisk_size=$ramdisk_size;" \
488"usb start;" \
489"ext2load usb 0:4 $loadaddr $bootfile;" \
490"ext2load usb 0:4 $fdtaddr $fdtfile;" \
491"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
492"bootm $loadaddr $ramdiskaddr $fdtaddr"
493
494#define CONFIG_NORBOOT \
495"setenv bootargs root=/dev/$jffs2nor rw " \
496"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
497"bootm $norbootaddr - $norfdtaddr"
498
Li Yang5f999732011-07-26 09:50:46 -0500499#endif /* __CONFIG_H */