Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause */ |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2018, STMicroelectronics - All Rights Reserved |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _MACH_STM32_H_ |
| 7 | #define _MACH_STM32_H_ |
| 8 | |
Tom Rini | 34d4a82 | 2023-11-13 09:07:23 -0500 | [diff] [blame^] | 9 | #include <linux/sizes.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 10 | #ifndef __ASSEMBLY__ |
| 11 | #include <linux/bitops.h> |
Patrice Chotard | d29531c | 2023-10-27 16:43:04 +0200 | [diff] [blame] | 12 | |
| 13 | enum boot_device { |
| 14 | BOOT_FLASH_SD = 0x10, |
| 15 | BOOT_FLASH_SD_1 = 0x11, |
| 16 | BOOT_FLASH_SD_2 = 0x12, |
| 17 | BOOT_FLASH_SD_3 = 0x13, |
| 18 | |
| 19 | BOOT_FLASH_EMMC = 0x20, |
| 20 | BOOT_FLASH_EMMC_1 = 0x21, |
| 21 | BOOT_FLASH_EMMC_2 = 0x22, |
| 22 | BOOT_FLASH_EMMC_3 = 0x23, |
| 23 | |
| 24 | BOOT_FLASH_NAND = 0x30, |
| 25 | BOOT_FLASH_NAND_FMC = 0x31, |
| 26 | |
| 27 | BOOT_FLASH_NOR = 0x40, |
| 28 | BOOT_FLASH_NOR_QSPI = 0x41, |
| 29 | |
| 30 | BOOT_SERIAL_UART = 0x50, |
| 31 | BOOT_SERIAL_UART_1 = 0x51, |
| 32 | BOOT_SERIAL_UART_2 = 0x52, |
| 33 | BOOT_SERIAL_UART_3 = 0x53, |
| 34 | BOOT_SERIAL_UART_4 = 0x54, |
| 35 | BOOT_SERIAL_UART_5 = 0x55, |
| 36 | BOOT_SERIAL_UART_6 = 0x56, |
| 37 | BOOT_SERIAL_UART_7 = 0x57, |
| 38 | BOOT_SERIAL_UART_8 = 0x58, |
| 39 | |
| 40 | BOOT_SERIAL_USB = 0x60, |
| 41 | BOOT_SERIAL_USB_OTG = 0x62, |
| 42 | |
| 43 | BOOT_FLASH_SPINAND = 0x70, |
| 44 | BOOT_FLASH_SPINAND_1 = 0x71, |
| 45 | }; |
| 46 | |
| 47 | #define TAMP_BOOT_MODE_MASK GENMASK(15, 8) |
| 48 | #define TAMP_BOOT_MODE_SHIFT 8 |
| 49 | #define TAMP_BOOT_DEVICE_MASK GENMASK(7, 4) |
| 50 | #define TAMP_BOOT_INSTANCE_MASK GENMASK(3, 0) |
| 51 | #define TAMP_BOOT_FORCED_MASK GENMASK(7, 0) |
| 52 | #define TAMP_BOOT_DEBUG_ON BIT(16) |
| 53 | |
| 54 | enum forced_boot_mode { |
| 55 | BOOT_NORMAL = 0x00, |
| 56 | BOOT_FASTBOOT = 0x01, |
| 57 | BOOT_RECOVERY = 0x02, |
| 58 | BOOT_STM32PROG = 0x03, |
| 59 | BOOT_UMS_MMC0 = 0x10, |
| 60 | BOOT_UMS_MMC1 = 0x11, |
| 61 | BOOT_UMS_MMC2 = 0x12, |
| 62 | }; |
| 63 | |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 64 | #endif |
| 65 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 66 | /* |
| 67 | * Peripheral memory map |
| 68 | * only address used before device tree parsing |
| 69 | */ |
Patrice Chotard | d29531c | 2023-10-27 16:43:04 +0200 | [diff] [blame] | 70 | |
| 71 | #if defined(CONFIG_STM32MP15x) || defined(CONFIG_STM32MP13x) |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 72 | #define STM32_RCC_BASE 0x50000000 |
| 73 | #define STM32_PWR_BASE 0x50001000 |
Marek Vasut | 83ec958 | 2022-02-25 02:15:59 +0100 | [diff] [blame] | 74 | #define STM32_SYSCFG_BASE 0x50020000 |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 75 | #ifdef CONFIG_STM32MP15x |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 76 | #define STM32_DBGMCU_BASE 0x50081000 |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 77 | #endif |
Marek Vasut | 93865c6 | 2020-03-26 16:57:26 +0100 | [diff] [blame] | 78 | #define STM32_FMC2_BASE 0x58002000 |
Marek Vasut | c49678e | 2023-05-11 21:55:45 +0200 | [diff] [blame] | 79 | #define STM32_IWDG2_BASE 0x5A002000 |
Marek Vasut | 83ec958 | 2022-02-25 02:15:59 +0100 | [diff] [blame] | 80 | #define STM32_DDRCTRL_BASE 0x5A003000 |
| 81 | #define STM32_DDRPHYC_BASE 0x5A004000 |
Marek Vasut | c49678e | 2023-05-11 21:55:45 +0200 | [diff] [blame] | 82 | #define STM32_IWDG1_BASE 0x5C003000 |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 83 | #define STM32_TZC_BASE 0x5C006000 |
| 84 | #define STM32_ETZPC_BASE 0x5C007000 |
Patrick Delaunay | 82b88ef | 2019-07-05 17:20:11 +0200 | [diff] [blame] | 85 | #define STM32_STGEN_BASE 0x5C008000 |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 86 | #define STM32_TAMP_BASE 0x5C00A000 |
| 87 | |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 88 | #ifdef CONFIG_STM32MP15x |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 89 | #define STM32_USART1_BASE 0x5C000000 |
| 90 | #define STM32_USART2_BASE 0x4000E000 |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 91 | #endif |
| 92 | #ifdef CONFIG_STM32MP13x |
| 93 | #define STM32_USART1_BASE 0x4c000000 |
| 94 | #define STM32_USART2_BASE 0x4c001000 |
| 95 | #endif |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 96 | #define STM32_USART3_BASE 0x4000F000 |
| 97 | #define STM32_UART4_BASE 0x40010000 |
| 98 | #define STM32_UART5_BASE 0x40011000 |
| 99 | #define STM32_USART6_BASE 0x44003000 |
| 100 | #define STM32_UART7_BASE 0x40018000 |
| 101 | #define STM32_UART8_BASE 0x40019000 |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 102 | |
Patrick Delaunay | 5c2f6d7 | 2021-07-06 17:19:45 +0200 | [diff] [blame] | 103 | #define STM32_SDMMC1_BASE 0x58005000 |
| 104 | #define STM32_SDMMC2_BASE 0x58007000 |
| 105 | #define STM32_SDMMC3_BASE 0x48004000 |
| 106 | |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 107 | #ifdef CONFIG_STM32MP15x |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 108 | #define STM32_SYSRAM_BASE 0x2FFC0000 |
| 109 | #define STM32_SYSRAM_SIZE SZ_256K |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 110 | #endif |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 111 | |
| 112 | #define STM32_DDR_BASE 0xC0000000 |
| 113 | #define STM32_DDR_SIZE SZ_1G |
| 114 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 115 | #ifndef __ASSEMBLY__ |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 116 | /* |
| 117 | * enumerated for boot interface from Bootrom, used in TAMP_BOOT_CONTEXT |
| 118 | * - boot device = bit 8:4 |
| 119 | * - boot instance = bit 3:0 |
| 120 | */ |
| 121 | #define BOOT_TYPE_MASK 0xF0 |
| 122 | #define BOOT_TYPE_SHIFT 4 |
| 123 | #define BOOT_INSTANCE_MASK 0x0F |
| 124 | #define BOOT_INSTANCE_SHIFT 0 |
| 125 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 126 | /* TAMP registers */ |
| 127 | #define TAMP_BACKUP_REGISTER(x) (STM32_TAMP_BASE + 0x100 + 4 * x) |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 128 | |
| 129 | #ifdef CONFIG_STM32MP15x |
Patrick Delaunay | e020737 | 2018-04-16 10:13:24 +0200 | [diff] [blame] | 130 | #define TAMP_BACKUP_MAGIC_NUMBER TAMP_BACKUP_REGISTER(4) |
| 131 | #define TAMP_BACKUP_BRANCH_ADDRESS TAMP_BACKUP_REGISTER(5) |
Sughosh Ganu | 73abe8e | 2022-10-21 18:16:00 +0530 | [diff] [blame] | 132 | #define TAMP_FWU_BOOT_INFO_REG TAMP_BACKUP_REGISTER(10) |
Fabien Dessenne | d7700d1 | 2019-10-30 14:38:29 +0100 | [diff] [blame] | 133 | #define TAMP_COPRO_RSC_TBL_ADDRESS TAMP_BACKUP_REGISTER(17) |
| 134 | #define TAMP_COPRO_STATE TAMP_BACKUP_REGISTER(18) |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 135 | #define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(20) |
Patrick Delaunay | 9c07f4a | 2019-04-18 17:32:45 +0200 | [diff] [blame] | 136 | #define TAMP_BOOTCOUNT TAMP_BACKUP_REGISTER(21) |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 137 | |
Sughosh Ganu | 73abe8e | 2022-10-21 18:16:00 +0530 | [diff] [blame] | 138 | #define TAMP_FWU_BOOT_IDX_MASK GENMASK(3, 0) |
| 139 | |
| 140 | #define TAMP_FWU_BOOT_IDX_OFFSET 0 |
Fabien Dessenne | d7700d1 | 2019-10-30 14:38:29 +0100 | [diff] [blame] | 141 | #define TAMP_COPRO_STATE_OFF 0 |
| 142 | #define TAMP_COPRO_STATE_INIT 1 |
| 143 | #define TAMP_COPRO_STATE_CRUN 2 |
| 144 | #define TAMP_COPRO_STATE_CSTOP 3 |
| 145 | #define TAMP_COPRO_STATE_STANDBY 4 |
| 146 | #define TAMP_COPRO_STATE_CRASH 5 |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 147 | #endif |
| 148 | |
| 149 | #ifdef CONFIG_STM32MP13x |
| 150 | #define TAMP_BOOTCOUNT TAMP_BACKUP_REGISTER(31) |
| 151 | #define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(30) |
| 152 | #endif |
Fabien Dessenne | d7700d1 | 2019-10-30 14:38:29 +0100 | [diff] [blame] | 153 | |
Patrice Chotard | d29531c | 2023-10-27 16:43:04 +0200 | [diff] [blame] | 154 | #endif /* __ASSEMBLY__ */ |
| 155 | #endif /* CONFIG_STM32MP15X || CONFIG_STM32MP13X */ |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 156 | |
Patrice Chotard | d29531c | 2023-10-27 16:43:04 +0200 | [diff] [blame] | 157 | #if CONFIG_STM32MP25X |
| 158 | #define STM32_RCC_BASE 0x44200000 |
| 159 | #define STM32_TAMP_BASE 0x46010000 |
| 160 | |
| 161 | #define STM32_DDR_BASE 0x80000000 |
| 162 | |
| 163 | #define STM32_DDR_SIZE SZ_4G |
| 164 | |
| 165 | /* TAMP registers x = 0 to 127 : hardcoded description, waiting NVMEM node in DT */ |
| 166 | #define TAMP_BACKUP_REGISTER(x) (STM32_TAMP_BASE + 0x100 + 4 * (x)) |
| 167 | |
| 168 | /* TAMP registers zone 3 RIF 1 (RW) at 96*/ |
| 169 | #define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(96) |
| 170 | #endif /* STM32MP25X */ |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 171 | |
Patrick Delaunay | 14d6a24 | 2018-05-17 15:24:05 +0200 | [diff] [blame] | 172 | /* offset used for BSEC driver: misc_read and misc_write */ |
| 173 | #define STM32_BSEC_SHADOW_OFFSET 0x0 |
Patrick Delaunay | 92dc102 | 2019-02-12 11:44:41 +0100 | [diff] [blame] | 174 | #define STM32_BSEC_SHADOW(id) (STM32_BSEC_SHADOW_OFFSET + (id) * 4) |
Patrick Delaunay | 14d6a24 | 2018-05-17 15:24:05 +0200 | [diff] [blame] | 175 | #define STM32_BSEC_OTP_OFFSET 0x80000000 |
Patrick Delaunay | 92dc102 | 2019-02-12 11:44:41 +0100 | [diff] [blame] | 176 | #define STM32_BSEC_OTP(id) (STM32_BSEC_OTP_OFFSET + (id) * 4) |
Patrick Delaunay | b10cddf | 2020-02-12 19:37:38 +0100 | [diff] [blame] | 177 | #define STM32_BSEC_LOCK_OFFSET 0xC0000000 |
| 178 | #define STM32_BSEC_LOCK(id) (STM32_BSEC_LOCK_OFFSET + (id) * 4) |
Patrick Delaunay | 92dc102 | 2019-02-12 11:44:41 +0100 | [diff] [blame] | 179 | |
Patrick Delaunay | b10cddf | 2020-02-12 19:37:38 +0100 | [diff] [blame] | 180 | /* BSEC OTP index */ |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 181 | #ifdef CONFIG_STM32MP15x |
Patrick Delaunay | b10cddf | 2020-02-12 19:37:38 +0100 | [diff] [blame] | 182 | #define BSEC_OTP_RPN 1 |
| 183 | #define BSEC_OTP_SERIAL 13 |
| 184 | #define BSEC_OTP_PKG 16 |
| 185 | #define BSEC_OTP_MAC 57 |
Patrick Delaunay | 92dc102 | 2019-02-12 11:44:41 +0100 | [diff] [blame] | 186 | #define BSEC_OTP_BOARD 59 |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 187 | #endif |
| 188 | #ifdef CONFIG_STM32MP13x |
| 189 | #define BSEC_OTP_RPN 1 |
| 190 | #define BSEC_OTP_SERIAL 13 |
| 191 | #define BSEC_OTP_MAC 57 |
| 192 | #define BSEC_OTP_BOARD 60 |
| 193 | #endif |
Patrice Chotard | d29531c | 2023-10-27 16:43:04 +0200 | [diff] [blame] | 194 | #ifdef CONFIG_STM32MP25X |
| 195 | #define BSEC_OTP_SERIAL 5 |
| 196 | #define BSEC_OTP_RPN 9 |
| 197 | #define BSEC_OTP_PKG 246 |
| 198 | #endif |
Patrick Delaunay | 14d6a24 | 2018-05-17 15:24:05 +0200 | [diff] [blame] | 199 | |
Patrice Chotard | d29531c | 2023-10-27 16:43:04 +0200 | [diff] [blame] | 200 | #ifndef __ASSEMBLY__ |
| 201 | #include <asm/types.h> |
| 202 | |
| 203 | /* enumerated used to identify the SYSCON driver instance */ |
| 204 | enum { |
| 205 | STM32MP_SYSCON_UNKNOWN, |
| 206 | STM32MP_SYSCON_SYSCFG, |
| 207 | }; |
| 208 | #endif /* __ASSEMBLY__*/ |
| 209 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 210 | #endif /* _MACH_STM32_H_ */ |