blob: 274f4db3efff889b8d44101b0eb92456d6146f00 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wange573de22012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060020
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060023
24#undef CONFIG_WATCHDOG
25#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
26
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_UNIFY_CACHE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060028
29#define CONFIG_MCFFEC
30#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050031# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032# define CONFIG_SYS_DISCOVER_PHY
33# define CONFIG_SYS_RX_ETH_BUFFER 8
34# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060035
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036# define CONFIG_SYS_FEC0_PINMUX 0
37# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020038# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
40# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060041# define FECDUPLEX FULL
42# define FECSPEED _100BASET
43# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
45# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060046# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060048#endif
49
50#define CONFIG_MCFRTC
51#undef RTC_DEBUG
52
53/* Timer */
54#define CONFIG_MCFTMR
55#undef CONFIG_MCFPIT
56
57/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020058#define CONFIG_SYS_I2C
59#define CONFIG_SYS_I2C_FSL
60#define CONFIG_SYS_FSL_I2C_SPEED 80000
61#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
62#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060064
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060065#define CONFIG_UDP_CHECKSUM
66
67#ifdef CONFIG_MCFFEC
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060068# define CONFIG_IPADDR 192.162.1.2
69# define CONFIG_NETMASK 255.255.255.0
70# define CONFIG_SERVERIP 192.162.1.1
71# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060072#endif /* FEC_ENET */
73
Mario Six790d8442018-03-28 14:38:20 +020074#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060075#define CONFIG_EXTRA_ENV_SETTINGS \
76 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020077 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060078 "u-boot=u-boot.bin\0" \
79 "load=tftp ${loadaddr) ${u-boot}\0" \
80 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080081 "prog=prot off 0 3ffff;" \
82 "era 0 3ffff;" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060083 "cp.b ${loadaddr} 0 ${filesize};" \
84 "save\0" \
85 ""
86
87#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_CLK 80000000
92#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060093
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060095
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060097
98/*
99 * Low Level Configuration Settings
100 * (address mappings, register initial values, etc.)
101 * You should know what you are doing if you make changes here.
102 */
103/*-----------------------------------------------------------------------
104 * Definitions for initial stack pointer and data area (in DPRAM)
105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200107#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200109#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600111
112/*-----------------------------------------------------------------------
113 * Start addresses for the final memory configuration
114 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_SDRAM_BASE 0x40000000
118#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
119#define CONFIG_SYS_SDRAM_CFG1 0x53722730
120#define CONFIG_SYS_SDRAM_CFG2 0x56670000
121#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
122#define CONFIG_SYS_SDRAM_EMOD 0x40010000
123#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
126#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
129#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
132#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600133
134/*
135 * For booting Linux, the board info and command line data
136 * have to be in the first 8 MB of memory, since this is
137 * the maximum mapped by the Linux kernel during initialization ??
138 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000140#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600141
142/*-----------------------------------------------------------------------
143 * FLASH organization
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_CFI
146#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200147# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
149# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
150# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
151# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
152# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600153#endif
154
Alison Wange573de22012-03-25 19:18:14 +0000155#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156# define CONFIG_SYS_MAX_NAND_DEVICE 1
157# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
158# define CONFIG_SYS_NAND_SIZE 1
159# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600160# define NAND_ALLOW_ERASE_ALL 1
161# define CONFIG_JFFS2_NAND 1
162# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600164# define CONFIG_JFFS2_PART_OFFSET 0x00000000
165#endif
166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600168
169/* Configuration for environment
170 * Environment is embedded in u-boot in the second sector of the flash
171 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200172#define CONFIG_ENV_OFFSET 0x4000
173#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600174
angelo@sysam.it6312a952015-03-29 22:54:16 +0200175#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600176 . = DEFINED(env_offset) ? env_offset : .; \
177 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200178
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600179/*-----------------------------------------------------------------------
180 * Cache Configuration
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600183
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600184#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200185 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600186#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200187 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600188#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
189#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
190 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
191 CF_ACR_EN | CF_ACR_SM_ALL)
192#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
193 CF_CACR_DCM_P)
194
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600195/*-----------------------------------------------------------------------
196 * Chipselect bank definitions
197 */
198/*
199 * CS0 - NOR Flash 1, 2, 4, or 8MB
200 * CS1 - CompactFlash and registers
201 * CS2 - NAND Flash 16, 32, or 64MB
202 * CS3 - Available
203 * CS4 - Available
204 * CS5 - Available
205 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_CS0_BASE 0
207#define CONFIG_SYS_CS0_MASK 0x007f0001
208#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_CS1_BASE 0x10000000
211#define CONFIG_SYS_CS1_MASK 0x001f0001
212#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600213
Alison Wange573de22012-03-25 19:18:14 +0000214#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_CS2_BASE 0x20000000
Alison Wange573de22012-03-25 19:18:14 +0000216#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600218#endif
219
220#endif /* _M5373EVB_H */