Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010,2011 |
| 3 | * NVIDIA Corporation <www.nvidia.com> |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #ifndef _CLK_RST_H_ |
| 25 | #define _CLK_RST_H_ |
| 26 | |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 27 | /* PLL registers - there are several PLLs in the clock controller */ |
| 28 | struct clk_pll { |
| 29 | uint pll_base; /* the control register */ |
| 30 | uint pll_out; /* output control */ |
| 31 | uint reserved; |
| 32 | uint pll_misc; /* other misc things */ |
| 33 | }; |
| 34 | |
| 35 | /* PLL registers - there are several PLLs in the clock controller */ |
| 36 | struct clk_pll_simple { |
| 37 | uint pll_base; /* the control register */ |
| 38 | uint pll_misc; /* other misc things */ |
| 39 | }; |
| 40 | |
| 41 | /* |
| 42 | * Most PLLs use the clk_pll structure, but some have a simpler two-member |
| 43 | * structure for which we use clk_pll_simple. The reason for this non- |
| 44 | * othogonal setup is not stated. |
| 45 | */ |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 46 | enum { |
| 47 | TEGRA_CLK_PLLS = 6, /* Number of normal PLLs */ |
| 48 | TEGRA_CLK_SIMPLE_PLLS = 3, /* Number of simple PLLs */ |
| 49 | TEGRA_CLK_REGS = 3, /* Number of clock enable registers */ |
| 50 | TEGRA_CLK_SOURCES = 64, /* Number of peripheral clock sources */ |
| 51 | }; |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 52 | |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 53 | /* Clock/Reset Controller (CLK_RST_CONTROLLER_) regs */ |
| 54 | struct clk_rst_ctlr { |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 55 | uint crc_rst_src; /* _RST_SOURCE_0,0x00 */ |
| 56 | uint crc_rst_dev[TEGRA_CLK_REGS]; /* _RST_DEVICES_L/H/U_0 */ |
| 57 | uint crc_clk_out_enb[TEGRA_CLK_REGS]; /* _CLK_OUT_ENB_L/H/U_0 */ |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 58 | uint crc_reserved0; /* reserved_0, 0x1C */ |
| 59 | uint crc_cclk_brst_pol; /* _CCLK_BURST_POLICY_0,0x20 */ |
| 60 | uint crc_super_cclk_div; /* _SUPER_CCLK_DIVIDER_0,0x24 */ |
| 61 | uint crc_sclk_brst_pol; /* _SCLK_BURST_POLICY_0, 0x28 */ |
| 62 | uint crc_super_sclk_div; /* _SUPER_SCLK_DIVIDER_0,0x2C */ |
| 63 | uint crc_clk_sys_rate; /* _CLK_SYSTEM_RATE_0, 0x30 */ |
| 64 | uint crc_prog_dly_clk; /* _PROG_DLY_CLK_0, 0x34 */ |
| 65 | uint crc_aud_sync_clk_rate; /* _AUDIO_SYNC_CLK_RATE_0,0x38 */ |
| 66 | uint crc_reserved1; /* reserved_1, 0x3C */ |
| 67 | uint crc_cop_clk_skip_plcy; /* _COP_CLK_SKIP_POLICY_0,0x40 */ |
| 68 | uint crc_clk_mask_arm; /* _CLK_MASK_ARM_0, 0x44 */ |
| 69 | uint crc_misc_clk_enb; /* _MISC_CLK_ENB_0, 0x48 */ |
| 70 | uint crc_clk_cpu_cmplx; /* _CLK_CPU_CMPLX_0, 0x4C */ |
| 71 | uint crc_osc_ctrl; /* _OSC_CTRL_0, 0x50 */ |
| 72 | uint crc_pll_lfsr; /* _PLL_LFSR_0, 0x54 */ |
| 73 | uint crc_osc_freq_det; /* _OSC_FREQ_DET_0, 0x58 */ |
| 74 | uint crc_osc_freq_det_stat; /* _OSC_FREQ_DET_STATUS_0,0x5C */ |
| 75 | uint crc_reserved2[8]; /* reserved_2[8], 0x60-7C */ |
| 76 | |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 77 | struct clk_pll crc_pll[TEGRA_CLK_PLLS]; /* PLLs from 0x80 to 0xdc */ |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 78 | |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 79 | /* PLLs from 0xe0 to 0xf4 */ |
| 80 | struct clk_pll_simple crc_pll_simple[TEGRA_CLK_SIMPLE_PLLS]; |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 81 | |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 82 | uint crc_reserved10; /* _reserved_10, 0xF8 */ |
| 83 | uint crc_reserved11; /* _reserved_11, 0xFC */ |
| 84 | |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 85 | uint crc_clk_src[TEGRA_CLK_SOURCES]; /*_I2S1_0... 0x100-1fc */ |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 86 | uint crc_reserved20[80]; /* 0x200-33C */ |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 87 | uint crc_cpu_cmplx_set; /* _CPU_CMPLX_SET_0, 0x340 */ |
| 88 | uint crc_cpu_cmplx_clr; /* _CPU_CMPLX_CLR_0, 0x344 */ |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 89 | }; |
| 90 | |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 91 | /* CLK_RST_CONTROLLER_CLK_CPU_CMPLX_0 */ |
| 92 | #define CPU1_CLK_STP_SHIFT 9 |
| 93 | |
| 94 | #define CPU0_CLK_STP_SHIFT 8 |
| 95 | #define CPU0_CLK_STP_MASK (1U << CPU0_CLK_STP_SHIFT) |
| 96 | |
| 97 | /* CLK_RST_CONTROLLER_PLLx_BASE_0 */ |
| 98 | #define PLL_BYPASS_SHIFT 31 |
| 99 | #define PLL_BYPASS_MASK (1U << PLL_BYPASS_SHIFT) |
| 100 | |
| 101 | #define PLL_ENABLE_SHIFT 30 |
| 102 | #define PLL_ENABLE_MASK (1U << PLL_ENABLE_SHIFT) |
| 103 | |
| 104 | #define PLL_BASE_OVRRIDE_MASK (1U << 28) |
| 105 | |
| 106 | #define PLL_DIVP_SHIFT 20 |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 107 | #define PLL_DIVP_MASK (7U << PLL_DIVP_SHIFT) |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 108 | |
| 109 | #define PLL_DIVN_SHIFT 8 |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 110 | #define PLL_DIVN_MASK (0x3ffU << PLL_DIVN_SHIFT) |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 111 | |
| 112 | #define PLL_DIVM_SHIFT 0 |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 113 | #define PLL_DIVM_MASK (0x1f << PLL_DIVM_SHIFT) |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 114 | |
| 115 | /* CLK_RST_CONTROLLER_PLLx_MISC_0 */ |
| 116 | #define PLL_CPCON_SHIFT 8 |
| 117 | #define PLL_CPCON_MASK (15U << PLL_CPCON_SHIFT) |
| 118 | |
| 119 | #define PLL_LFCON_SHIFT 4 |
| 120 | |
| 121 | #define PLLU_VCO_FREQ_SHIFT 20 |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 122 | #define PLLU_VCO_FREQ_MASK (1U << PLLU_VCO_FREQ_SHIFT) |
Simon Glass | 16134fd | 2011-08-30 06:23:13 +0000 | [diff] [blame] | 123 | |
| 124 | /* CLK_RST_CONTROLLER_OSC_CTRL_0 */ |
| 125 | #define OSC_FREQ_SHIFT 30 |
| 126 | #define OSC_FREQ_MASK (3U << OSC_FREQ_SHIFT) |
Tom Warren | 85f0ee4 | 2011-05-31 10:30:37 +0000 | [diff] [blame] | 127 | |
Simon Glass | c2ea5e4 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 128 | /* CLK_RST_CONTROLLER_CLK_SOURCE_x_OUT_0 */ |
| 129 | #define OUT_CLK_DIVISOR_SHIFT 0 |
| 130 | #define OUT_CLK_DIVISOR_MASK (255 << OUT_CLK_DIVISOR_SHIFT) |
| 131 | |
| 132 | #define OUT_CLK_SOURCE_SHIFT 30 |
| 133 | #define OUT_CLK_SOURCE_MASK (3U << OUT_CLK_SOURCE_SHIFT) |
| 134 | |
| 135 | #define OUT_CLK_SOURCE4_SHIFT 28 |
| 136 | #define OUT_CLK_SOURCE4_MASK (15U << OUT_CLK_SOURCE4_SHIFT) |
| 137 | |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 138 | #endif /* CLK_RST_H */ |