blob: f96f54ef65bcc9c9592416386be3887f1d472ce7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewf6afe722007-06-18 13:50:13 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewf6afe722007-06-18 13:50:13 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5329EVB_H
14#define _M5329EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050022
TsiChung Liewf6afe722007-06-18 13:50:13 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liewf6afe722007-06-18 13:50:13 -050026
TsiChung Liewf6afe722007-06-18 13:50:13 -050027#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050028# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029# define CONFIG_SYS_DISCOVER_PHY
30# define CONFIG_SYS_RX_ETH_BUFFER 8
31# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
33# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liewf6afe722007-06-18 13:50:13 -050034# define FECDUPLEX FULL
35# define FECSPEED _100BASET
36# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
38# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050039# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liewf6afe722007-06-18 13:50:13 -050041#endif
42
TsiChung Liewf6afe722007-06-18 13:50:13 -050043#define CONFIG_MCFRTC
TsiChungLiew2e0aeef2007-07-05 22:39:07 -050044#undef RTC_DEBUG
TsiChung Liewf6afe722007-06-18 13:50:13 -050045
46/* Timer */
47#define CONFIG_MCFTMR
TsiChung Liewf6afe722007-06-18 13:50:13 -050048
TsiChungLiew876343b2007-08-05 04:11:20 -050049/* I2C */
TsiChungLiew876343b2007-08-05 04:11:20 -050050
TsiChungLiewaedd3d72007-08-15 15:39:17 -050051#define CONFIG_UDP_CHECKSUM
52
TsiChung Liewf6afe722007-06-18 13:50:13 -050053#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050054# define CONFIG_IPADDR 192.162.1.2
55# define CONFIG_NETMASK 255.255.255.0
56# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050057# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050058#endif /* FEC_ENET */
59
Mario Six790d8442018-03-28 14:38:20 +020060#define CONFIG_HOSTNAME "M5329EVB"
TsiChung Liewf6afe722007-06-18 13:50:13 -050061#define CONFIG_EXTRA_ENV_SETTINGS \
62 "netdev=eth0\0" \
63 "loadaddr=40010000\0" \
64 "u-boot=u-boot.bin\0" \
65 "load=tftp ${loadaddr) ${u-boot}\0" \
66 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080067 "prog=prot off 0 3ffff;" \
68 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050069 "cp.b ${loadaddr} 0 ${filesize};" \
70 "save\0" \
71 ""
72
TsiChungLiew876343b2007-08-05 04:11:20 -050073#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewf6afe722007-06-18 13:50:13 -050074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_CLK 80000000
76#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -050077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -050079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -050081
TsiChung Liewf6afe722007-06-18 13:50:13 -050082/*
83 * Low Level Configuration Settings
84 * (address mappings, register initial values, etc.)
85 * You should know what you are doing if you make changes here.
86 */
87/*-----------------------------------------------------------------------
88 * Definitions for initial stack pointer and data area (in DPRAM)
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020091#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020093#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewf6afe722007-06-18 13:50:13 -050095
96/*-----------------------------------------------------------------------
97 * Start addresses for the final memory configuration
98 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_SDRAM_BASE 0x40000000
102#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
103#define CONFIG_SYS_SDRAM_CFG1 0x53722730
104#define CONFIG_SYS_SDRAM_CFG2 0x56670000
105#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
106#define CONFIG_SYS_SDRAM_EMOD 0x40010000
107#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
110#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChung Liewf6afe722007-06-18 13:50:13 -0500113
114/*
115 * For booting Linux, the board info and command line data
116 * have to be in the first 8 MB of memory, since this is
117 * the maximum mapped by the Linux kernel during initialization ??
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000120#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500121
122/*-----------------------------------------------------------------------
123 * FLASH organization
124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
127# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
128# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
129# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500130#endif
131
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800132#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133# define CONFIG_SYS_MAX_NAND_DEVICE 1
134# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
135# define CONFIG_SYS_NAND_SIZE 1
136# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500137# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiewec8468f2007-08-05 04:31:18 -0500138#endif
139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500141
142/* Configuration for environment
143 * Environment is embedded in u-boot in the second sector of the flash
144 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500145
angelo@sysam.it6312a952015-03-29 22:54:16 +0200146#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600147 . = DEFINED(env_offset) ? env_offset : .; \
148 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200149
TsiChung Liewf6afe722007-06-18 13:50:13 -0500150/*-----------------------------------------------------------------------
151 * Cache Configuration
152 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500153
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600154#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200155 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600156#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200157 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600158#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
159#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
160 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
161 CF_ACR_EN | CF_ACR_SM_ALL)
162#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
163 CF_CACR_DCM_P)
164
TsiChung Liewf6afe722007-06-18 13:50:13 -0500165/*-----------------------------------------------------------------------
166 * Chipselect bank definitions
167 */
168/*
169 * CS0 - NOR Flash 1, 2, 4, or 8MB
170 * CS1 - CompactFlash and registers
171 * CS2 - NAND Flash 16, 32, or 64MB
172 * CS3 - Available
173 * CS4 - Available
174 * CS5 - Available
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_CS0_BASE 0
177#define CONFIG_SYS_CS0_MASK 0x007f0001
178#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_CS1_BASE 0x10000000
181#define CONFIG_SYS_CS1_MASK 0x001f0001
182#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500183
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800184#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800186#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500188#endif
189
TsiChung Liewf6afe722007-06-18 13:50:13 -0500190#endif /* _M5329EVB_H */