Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/gose/gose.c |
| 4 | * |
| 5 | * Copyright (C) 2014 Renesas Electronics Corporation |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <malloc.h> |
Nobuhiro Iwamatsu | 37e2641 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 10 | #include <dm.h> |
| 11 | #include <dm/platform_data/serial_sh.h> |
Alex Kiernan | 9c21549 | 2018-04-01 09:22:38 +0000 | [diff] [blame] | 12 | #include <environment.h> |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 13 | #include <asm/processor.h> |
| 14 | #include <asm/mach-types.h> |
| 15 | #include <asm/io.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 16 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 17 | #include <asm/arch/sys_proto.h> |
| 18 | #include <asm/gpio.h> |
| 19 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | ade3c94 | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 20 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | 161af50 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 21 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | eef1f23 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 22 | #include <netdev.h> |
| 23 | #include <miiphy.h> |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 24 | #include <i2c.h> |
| 25 | #include "qos.h" |
| 26 | |
| 27 | DECLARE_GLOBAL_DATA_PTR; |
| 28 | |
| 29 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
| 30 | void s_init(void) |
| 31 | { |
| 32 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 33 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
| 34 | u32 stc; |
| 35 | |
| 36 | /* Watchdog init */ |
| 37 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 38 | writel(0xA5A5A500, &swdt->swtcsra); |
| 39 | |
| 40 | /* CPU frequency setting. Set to 1.5GHz */ |
| 41 | stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT; |
| 42 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
| 43 | |
| 44 | /* QoS */ |
| 45 | qos_init(); |
| 46 | } |
| 47 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 48 | #define TMU0_MSTP125 BIT(25) |
Nobuhiro Iwamatsu | 161af50 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 49 | |
| 50 | #define SD1CKCR 0xE6150078 |
| 51 | #define SD2CKCR 0xE615026C |
| 52 | #define SD_97500KHZ 0x7 |
| 53 | |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 54 | int board_early_init_f(void) |
| 55 | { |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 56 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
| 57 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 58 | /* |
| 59 | * SD0 clock is set to 97.5MHz by default. |
| 60 | * Set SD1 and SD2 to the 97.5MHz as well. |
| 61 | */ |
Nobuhiro Iwamatsu | 161af50 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 62 | writel(SD_97500KHZ, SD1CKCR); |
| 63 | writel(SD_97500KHZ, SD2CKCR); |
| 64 | |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 65 | return 0; |
| 66 | } |
| 67 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 68 | #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */ |
Nobuhiro Iwamatsu | eef1f23 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 69 | |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 70 | int board_init(void) |
| 71 | { |
| 72 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | 66fc458 | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 73 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 74 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 75 | /* Force ethernet PHY out of reset */ |
| 76 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 77 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 78 | mdelay(10); |
| 79 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | eef1f23 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 80 | |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 81 | return 0; |
| 82 | } |
| 83 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 84 | int dram_init(void) |
Nobuhiro Iwamatsu | eef1f23 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 85 | { |
Siva Durga Prasad Paladugu | b3d55ea | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 86 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 87 | return -EINVAL; |
Nobuhiro Iwamatsu | eef1f23 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 88 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 89 | return 0; |
Nobuhiro Iwamatsu | 161af50 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 90 | } |
| 91 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 92 | int dram_init_banksize(void) |
Nobuhiro Iwamatsu | 161af50 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 93 | { |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 94 | fdtdec_setup_memory_banksize(); |
Nobuhiro Iwamatsu | 161af50 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 95 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 96 | return 0; |
Nobuhiro Iwamatsu | eef1f23 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 97 | } |
| 98 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 99 | /* KSZ8041RNLI */ |
| 100 | #define PHY_CONTROL1 0x1E |
| 101 | #define PHY_LED_MODE 0xC0000 |
| 102 | #define PHY_LED_MODE_ACK 0x4000 |
| 103 | int board_phy_config(struct phy_device *phydev) |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 104 | { |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 105 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 106 | ret &= ~PHY_LED_MODE; |
| 107 | ret |= PHY_LED_MODE_ACK; |
| 108 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 109 | |
| 110 | return 0; |
| 111 | } |
| 112 | |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 113 | void reset_cpu(ulong addr) |
| 114 | { |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 115 | struct udevice *dev; |
| 116 | const u8 pmic_bus = 6; |
| 117 | const u8 pmic_addr = 0x58; |
| 118 | u8 data; |
| 119 | int ret; |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 120 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 121 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 122 | if (ret) |
| 123 | hang(); |
| 124 | |
| 125 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 126 | if (ret) |
| 127 | hang(); |
| 128 | |
| 129 | data |= BIT(1); |
| 130 | |
| 131 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 132 | if (ret) |
| 133 | hang(); |
Nobuhiro Iwamatsu | 7e40563 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 134 | } |
Nobuhiro Iwamatsu | 37e2641 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 135 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 136 | enum env_location env_get_location(enum env_operation op, int prio) |
| 137 | { |
| 138 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | 37e2641 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 139 | |
Marek Vasut | 2d6dabc | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 140 | /* Block environment access if loaded using JTAG */ |
| 141 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 142 | (op != ENVOP_INIT)) |
| 143 | return ENVL_UNKNOWN; |
| 144 | |
| 145 | if (prio) |
| 146 | return ENVL_UNKNOWN; |
| 147 | |
| 148 | return ENVL_SPI_FLASH; |
| 149 | } |