blob: c3478b15111bbd329d7cfbc15a377959e6f74357 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Agner41f75bb2016-07-20 21:27:49 -07002/*
Stefan Agnercbd59fe2018-08-06 09:19:19 +02003 * Copyright (C) 2016-2018 Toradex AG
Stefan Agner41f75bb2016-07-20 21:27:49 -07004 */
5
Simon Glass8e16b1e2019-12-28 10:45:05 -07006#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07007#include <cpu_func.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -07008#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -06009#include <net.h>
Stefan Agner41f75bb2016-07-20 21:27:49 -070010#include <asm/arch/clock.h>
11#include <asm/arch/crm_regs.h>
12#include <asm/arch/imx-regs.h>
13#include <asm/arch/mx7-pins.h>
14#include <asm/arch/sys_proto.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Stefan Agner41f75bb2016-07-20 21:27:49 -070016#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020017#include <asm/mach-imx/iomux-v3.h>
Stefan Agner41f75bb2016-07-20 21:27:49 -070018#include <asm/io.h>
19#include <common.h>
20#include <dm.h>
21#include <dm/platform_data/serial_mxc.h>
Stefan Agner6a667482017-03-09 17:17:54 -080022#include <fdt_support.h>
Yangbo Lu73340382019-06-21 11:42:28 +080023#include <fsl_esdhc_imx.h>
Stefan Agner6a667482017-03-09 17:17:54 -080024#include <jffs2/load_kernel.h>
Simon Glassdbd79542020-05-10 11:40:11 -060025#include <linux/delay.h>
Stefan Agner41f75bb2016-07-20 21:27:49 -070026#include <linux/sizes.h>
27#include <mmc.h>
28#include <miiphy.h>
Stefan Agner6a667482017-03-09 17:17:54 -080029#include <mtd_node.h>
Stefan Agner41f75bb2016-07-20 21:27:49 -070030#include <netdev.h>
Stefan Agnere65377a2016-10-05 15:27:11 -070031#include <power/pmic.h>
32#include <power/rn5t567_pmic.h>
Stefan Agner443166e2017-03-09 17:17:52 -080033#include <usb.h>
Stefan Agner41f75bb2016-07-20 21:27:49 -070034#include <usb/ehci-ci.h>
Stefan Agner98ffd0f2016-11-30 13:41:53 -080035#include "../common/tdx-common.h"
Stefan Agner41f75bb2016-07-20 21:27:49 -070036
37DECLARE_GLOBAL_DATA_PTR;
38
39#define UART_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | \
40 PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
41
Stefan Agner41f75bb2016-07-20 21:27:49 -070042#define ENET_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
43#define ENET_PAD_CTRL_MII (PAD_CTL_DSE_3P3V_32OHM)
44
45#define ENET_RX_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
46
Stefan Agner41f75bb2016-07-20 21:27:49 -070047#define LCD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
48 PAD_CTL_DSE_3P3V_49OHM)
49
50#define NAND_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_SLOW | PAD_CTL_HYS)
51
52#define NAND_PAD_READY0_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUS_PU5KOHM)
53
Stefan Agner443166e2017-03-09 17:17:52 -080054#define USB_CDET_GPIO IMX_GPIO_NR(7, 14)
55
Hiago De Francoe7438bd2023-10-02 08:57:49 -030056#define FLASH_DETECTION_CTRL (PAD_CTL_HYS | PAD_CTL_PUE)
57#define FLASH_DET_GPIO IMX_GPIO_NR(6, 11)
58
59static bool is_emmc;
60
Stefan Agner41f75bb2016-07-20 21:27:49 -070061int dram_init(void)
62{
Fabio Estevamf8774732018-09-19 13:01:56 +020063 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, imx_ddr_size());
Stefan Agner41f75bb2016-07-20 21:27:49 -070064
65 return 0;
66}
67
Hiago De Francoe7438bd2023-10-02 08:57:49 -030068static iomux_v3_cfg_t const flash_detection_pads[] = {
69 MX7D_PAD_SD3_RESET_B__GPIO6_IO11 | MUX_PAD_CTRL(FLASH_DETECTION_CTRL),
70};
71
Stefan Agner41f75bb2016-07-20 21:27:49 -070072static iomux_v3_cfg_t const uart1_pads[] = {
73 MX7D_PAD_UART1_RX_DATA__UART1_DTE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
74 MX7D_PAD_UART1_TX_DATA__UART1_DTE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
75 MX7D_PAD_SAI2_TX_BCLK__UART1_DTE_CTS | MUX_PAD_CTRL(UART_PAD_CTRL),
76 MX7D_PAD_SAI2_TX_SYNC__UART1_DTE_RTS | MUX_PAD_CTRL(UART_PAD_CTRL),
77};
78
Stefan Agner443166e2017-03-09 17:17:52 -080079#ifdef CONFIG_USB_EHCI_MX7
80static iomux_v3_cfg_t const usb_cdet_pads[] = {
81 MX7D_PAD_ENET1_CRS__GPIO7_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
82};
83#endif
Stefan Agner41f75bb2016-07-20 21:27:49 -070084
Stefan Agnercbd59fe2018-08-06 09:19:19 +020085#ifdef CONFIG_TARGET_COLIBRI_IMX7_NAND
Stefan Agner41f75bb2016-07-20 21:27:49 -070086static iomux_v3_cfg_t const gpmi_pads[] = {
87 MX7D_PAD_SD3_DATA0__NAND_DATA00 | MUX_PAD_CTRL(NAND_PAD_CTRL),
88 MX7D_PAD_SD3_DATA1__NAND_DATA01 | MUX_PAD_CTRL(NAND_PAD_CTRL),
89 MX7D_PAD_SD3_DATA2__NAND_DATA02 | MUX_PAD_CTRL(NAND_PAD_CTRL),
90 MX7D_PAD_SD3_DATA3__NAND_DATA03 | MUX_PAD_CTRL(NAND_PAD_CTRL),
91 MX7D_PAD_SD3_DATA4__NAND_DATA04 | MUX_PAD_CTRL(NAND_PAD_CTRL),
92 MX7D_PAD_SD3_DATA5__NAND_DATA05 | MUX_PAD_CTRL(NAND_PAD_CTRL),
93 MX7D_PAD_SD3_DATA6__NAND_DATA06 | MUX_PAD_CTRL(NAND_PAD_CTRL),
94 MX7D_PAD_SD3_DATA7__NAND_DATA07 | MUX_PAD_CTRL(NAND_PAD_CTRL),
95 MX7D_PAD_SD3_CLK__NAND_CLE | MUX_PAD_CTRL(NAND_PAD_CTRL),
96 MX7D_PAD_SD3_CMD__NAND_ALE | MUX_PAD_CTRL(NAND_PAD_CTRL),
97 MX7D_PAD_SD3_STROBE__NAND_RE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
98 MX7D_PAD_SD3_RESET_B__NAND_WE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
99 MX7D_PAD_SAI1_RX_DATA__NAND_CE1_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
100 MX7D_PAD_SAI1_TX_BCLK__NAND_CE0_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
101 MX7D_PAD_SAI1_TX_DATA__NAND_READY_B | MUX_PAD_CTRL(NAND_PAD_READY0_CTRL),
102};
103
104static void setup_gpmi_nand(void)
105{
106 imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
107
108 /* NAND_USDHC_BUS_CLK is set in rom */
109 set_clk_nand();
110}
111#endif
112
Simon Glass52cb5042022-10-18 07:46:31 -0600113#ifdef CONFIG_VIDEO
Stefan Agner41f75bb2016-07-20 21:27:49 -0700114static iomux_v3_cfg_t const backlight_pads[] = {
115 /* Backlight On */
116 MX7D_PAD_SD1_WP__GPIO5_IO1 | MUX_PAD_CTRL(NO_PAD_CTRL),
117 /* Backlight PWM<A> (multiplexed pin) */
118 MX7D_PAD_GPIO1_IO08__GPIO1_IO8 | MUX_PAD_CTRL(NO_PAD_CTRL),
119 MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL),
120};
121
122#define GPIO_BL_ON IMX_GPIO_NR(5, 1)
123#define GPIO_PWM_A IMX_GPIO_NR(1, 8)
124
125static int setup_lcd(void)
126{
Stefan Agner41f75bb2016-07-20 21:27:49 -0700127 imx_iomux_v3_setup_multiple_pads(backlight_pads, ARRAY_SIZE(backlight_pads));
128
129 /* Set BL_ON */
130 gpio_request(GPIO_BL_ON, "BL_ON");
131 gpio_direction_output(GPIO_BL_ON, 1);
132
133 /* Set PWM<A> to full brightness (assuming inversed polarity) */
134 gpio_request(GPIO_PWM_A, "PWM<A>");
135 gpio_direction_output(GPIO_PWM_A, 0);
136
137 return 0;
138}
139#endif
140
Gerard Salvatella108d7392018-11-19 15:54:10 +0100141/*
142 * Backlight off before OS handover
143 */
144void board_preboot_os(void)
145{
Simon Glass52cb5042022-10-18 07:46:31 -0600146#ifdef CONFIG_VIDEO
Gerard Salvatella108d7392018-11-19 15:54:10 +0100147 gpio_direction_output(GPIO_PWM_A, 1);
148 gpio_direction_output(GPIO_BL_ON, 0);
Igor Opaniukefe398f2020-09-14 11:01:07 +0300149#endif
Gerard Salvatella108d7392018-11-19 15:54:10 +0100150}
151
Stefan Agner41f75bb2016-07-20 21:27:49 -0700152static void setup_iomux_uart(void)
153{
154 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
155}
156
Stefan Agner41f75bb2016-07-20 21:27:49 -0700157#ifdef CONFIG_FEC_MXC
Stefan Agner41f75bb2016-07-20 21:27:49 -0700158static int setup_fec(void)
159{
160 struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
161 = (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
162
163#ifndef CONFIG_COLIBRI_IMX7_EXT_PHYCLK
164 /*
165 * Use 50M anatop REF_CLK1 for ENET1, clear gpr1[13], set gpr1[17]
166 * and output it on the pin
167 */
168 clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
169 IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK,
170 IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK);
171#else
172 /* Use 50M external CLK for ENET1, set gpr1[13], clear gpr1[17] */
173 clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
174 IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK,
175 IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK);
176#endif
177
Eric Nelsoneadd7322017-08-31 08:34:23 -0700178 return set_clk_enet(ENET_50MHZ);
Stefan Agner41f75bb2016-07-20 21:27:49 -0700179}
180
Stefan Agner41f75bb2016-07-20 21:27:49 -0700181#endif
182
183int board_early_init_f(void)
184{
185 setup_iomux_uart();
186
Stefan Agner41f75bb2016-07-20 21:27:49 -0700187 return 0;
188}
189
190int board_init(void)
191{
192 /* address of boot parameters */
193 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
194
Hiago De Francoe7438bd2023-10-02 08:57:49 -0300195 /*
196 * Enable GPIO on NAND_WE_B/eMMC_RST with 100k pull-down. eMMC_RST
197 * is pulled high with 4.7k for eMMC devices. This allows to reliably
198 * detect eMMC/NAND flash
199 */
200 imx_iomux_v3_setup_multiple_pads(flash_detection_pads, ARRAY_SIZE(flash_detection_pads));
201 gpio_request(FLASH_DET_GPIO, "flash-detection-gpio");
202 is_emmc = gpio_get_value(FLASH_DET_GPIO);
203 gpio_free(FLASH_DET_GPIO);
204
Stefan Agner41f75bb2016-07-20 21:27:49 -0700205#ifdef CONFIG_FEC_MXC
206 setup_fec();
207#endif
208
Stefan Agnercbd59fe2018-08-06 09:19:19 +0200209#ifdef CONFIG_TARGET_COLIBRI_IMX7_NAND
Stefan Agner41f75bb2016-07-20 21:27:49 -0700210 setup_gpmi_nand();
211#endif
212
Stefan Agner443166e2017-03-09 17:17:52 -0800213#ifdef CONFIG_USB_EHCI_MX7
214 imx_iomux_v3_setup_multiple_pads(usb_cdet_pads, ARRAY_SIZE(usb_cdet_pads));
215 gpio_request(USB_CDET_GPIO, "usb-cdet-gpio");
216#endif
217
Stefan Agner41f75bb2016-07-20 21:27:49 -0700218 return 0;
219}
220
Stefan Agnere65377a2016-10-05 15:27:11 -0700221#ifdef CONFIG_DM_PMIC
222int power_init_board(void)
223{
224 struct udevice *dev;
225 int reg, ver;
226 int ret;
227
228
Marcel Ziswiler23b65be2022-07-21 15:27:35 +0200229 ret = pmic_get("pmic@33", &dev);
Stefan Agnere65377a2016-10-05 15:27:11 -0700230 if (ret)
231 return ret;
232 ver = pmic_reg_read(dev, RN5T567_LSIVER);
233 reg = pmic_reg_read(dev, RN5T567_OTPVER);
234
235 printf("PMIC: RN5T567 LSIVER=0x%02x OTPVER=0x%02x\n", ver, reg);
236
237 /* set judge and press timer of N_OE to minimal values */
238 pmic_clrsetbits(dev, RN5T567_NOETIMSETCNT, 0x7, 0);
239
Stefan Agner0f2c5ad2017-03-09 17:17:53 -0800240 /* configure sleep slot for 3.3V Ethernet */
241 reg = pmic_reg_read(dev, RN5T567_LDO1_SLOT);
242 reg = (reg & 0xf0) | reg >> 4;
243 pmic_reg_write(dev, RN5T567_LDO1_SLOT, reg);
244
245 /* disable DCDC2 discharge to avoid backfeeding through VFB2 */
246 pmic_clrsetbits(dev, RN5T567_DC2CTL, 0x2, 0);
247
248 /* configure sleep slot for ARM rail */
249 reg = pmic_reg_read(dev, RN5T567_DC2_SLOT);
250 reg = (reg & 0xf0) | reg >> 4;
251 pmic_reg_write(dev, RN5T567_DC2_SLOT, reg);
252
253 /* disable LDO2 discharge to avoid backfeeding from +V3.3_SD */
254 pmic_clrsetbits(dev, RN5T567_LDODIS1, 0x2, 0);
255
Stefan Agnere65377a2016-10-05 15:27:11 -0700256 return 0;
257}
258
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100259void reset_cpu(void)
Stefan Agnere65377a2016-10-05 15:27:11 -0700260{
261 struct udevice *dev;
262
Marcel Ziswiler23b65be2022-07-21 15:27:35 +0200263 pmic_get("pmic@33", &dev);
Stefan Agnere65377a2016-10-05 15:27:11 -0700264
265 /* Use PMIC to reset, set REPWRTIM to 0 and REPWRON to 1 */
266 pmic_reg_write(dev, RN5T567_REPCNT, 0x1);
267 pmic_reg_write(dev, RN5T567_SLPCNT, 0x1);
268
269 /*
270 * Re-power factor detection on PMIC side is not instant. 1ms
271 * proved to be enough time until reset takes effect.
272 */
273 mdelay(1);
274}
275#endif
276
Stefan Agner41f75bb2016-07-20 21:27:49 -0700277int checkboard(void)
278{
279 printf("Model: Toradex Colibri iMX7%c\n",
280 is_cpu_type(MXC_CPU_MX7D) ? 'D' : 'S');
281
Simon Glassd44a1102023-11-12 19:58:25 -0700282 return tdx_checkboard();
Stefan Agner41f75bb2016-07-20 21:27:49 -0700283}
284
Stefan Agner98ffd0f2016-11-30 13:41:53 -0800285#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900286int ft_board_setup(void *blob, struct bd_info *bd)
Stefan Agner98ffd0f2016-11-30 13:41:53 -0800287{
Igor Opaniukcbee9452019-12-03 14:04:47 +0200288#if defined(CONFIG_IMX_BOOTAUX) && defined(CONFIG_ARCH_FIXUP_FDT_MEMORY)
289 int up;
290
291 up = arch_auxiliary_core_check_up(0);
292 if (up) {
293 int ret;
294 int areas = 1;
295 u64 start[2], size[2];
296
297 /*
298 * Reserve 1MB of memory for M4 (1MiB is also the minimum
299 * alignment for Linux due to MMU section size restrictions).
300 */
301 start[0] = gd->bd->bi_dram[0].start;
302 size[0] = SZ_256M - SZ_1M;
303
304 /* If needed, create a second entry for memory beyond 256M */
305 if (gd->bd->bi_dram[0].size > SZ_256M) {
306 start[1] = gd->bd->bi_dram[0].start + SZ_256M;
307 size[1] = gd->bd->bi_dram[0].size - SZ_256M;
308 areas = 2;
309 }
310
311 ret = fdt_set_usable_memory(blob, start, size, areas);
312 if (ret) {
313 eprintf("Cannot set usable memory\n");
314 return ret;
315 }
316 } else {
317 int off;
318
319 off = fdt_node_offset_by_compatible(blob, -1,
320 "fsl,imx7d-rpmsg");
321 if (off > 0)
322 fdt_status_disabled(blob, off);
323 }
324#endif
Stefan Agner6a667482017-03-09 17:17:54 -0800325
Stefan Agner98ffd0f2016-11-30 13:41:53 -0800326 return ft_common_board_setup(blob, bd);
327}
328#endif
329
Stefan Agner41f75bb2016-07-20 21:27:49 -0700330#ifdef CONFIG_USB_EHCI_MX7
Marcel Ziswiler5ac1abf2022-04-13 11:33:33 +0200331int board_fix_fdt(void *rw_fdt_blob)
Stefan Agner41f75bb2016-07-20 21:27:49 -0700332{
Fabio Estevamde951e22023-07-04 14:09:45 -0300333 int ret;
334
Marcel Ziswiler5ac1abf2022-04-13 11:33:33 +0200335 /* i.MX 7Solo has only one single USB OTG1 but no USB host port */
336 if (is_cpu_type(MXC_CPU_MX7S)) {
337 int offset = fdt_path_offset(rw_fdt_blob, "/soc/bus@30800000/usb@30b20000");
Stefan Agner41f75bb2016-07-20 21:27:49 -0700338
Fabio Estevamde951e22023-07-04 14:09:45 -0300339 /*
340 * We're changing from status = "okay" to status = "disabled".
341 * In this case we'll need more space, so increase the size
342 * a little bit.
343 */
344 ret = fdt_increase_size(rw_fdt_blob, 32);
345 if (ret < 0) {
346 printf("Cannot increase FDT size: %d\n", ret);
347 return ret;
348 }
349
Marcel Ziswiler5ac1abf2022-04-13 11:33:33 +0200350 return fdt_status_disabled(rw_fdt_blob, offset);
Stefan Agner41f75bb2016-07-20 21:27:49 -0700351 }
Stefan Agner443166e2017-03-09 17:17:52 -0800352
Marcel Ziswiler5ac1abf2022-04-13 11:33:33 +0200353 return 0;
Stefan Agner443166e2017-03-09 17:17:52 -0800354}
Igor Opaniuk0d649c92020-07-15 13:31:05 +0300355
Stefan Agner8fa31872021-07-23 09:39:45 +0300356#if defined(CONFIG_BOARD_LATE_INIT)
Igor Opaniuk0d649c92020-07-15 13:31:05 +0300357int board_late_init(void)
358{
Simon Glass52cb5042022-10-18 07:46:31 -0600359#if defined(CONFIG_VIDEO)
Igor Opaniuk0d649c92020-07-15 13:31:05 +0300360 setup_lcd();
Igor Opaniuk0d649c92020-07-15 13:31:05 +0300361#endif
Stefan Agner8fa31872021-07-23 09:39:45 +0300362
363#if defined(CONFIG_CMD_USB_SDP)
364 if (is_boot_from_usb()) {
365 printf("Serial Downloader recovery mode, using sdp command\n");
366 env_set("bootdelay", "0");
367 env_set("bootcmd", "sdp 0");
368 }
369#endif
Hiago De Francoe7438bd2023-10-02 08:57:49 -0300370 if (is_emmc)
371 env_set("variant", "-emmc");
372 else
373 env_set("variant", "");
374
Igor Opaniuk0d649c92020-07-15 13:31:05 +0300375 return 0;
376}
Stefan Agner8fa31872021-07-23 09:39:45 +0300377#endif /* CONFIG_BOARD_LATE_INIT */
Igor Opaniuk0d649c92020-07-15 13:31:05 +0300378
Marcel Ziswiler5ac1abf2022-04-13 11:33:33 +0200379#endif /* CONFIG_USB_EHCI_MX7 */