blob: dbc94ff945081ebdd4760dee324622654fa04e04 [file] [log] [blame]
Peng Fane2f674d2019-09-16 03:09:47 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP
4 * Peng Fan <peng.fan@nxp.com>
5 */
6
Peng Fane2f674d2019-09-16 03:09:47 +00007#include <clk.h>
8#include <clk-uclass.h>
9#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Peng Fane2f674d2019-09-16 03:09:47 +000011#include <asm/arch/clock.h>
12#include <asm/arch/imx-regs.h>
13#include <dt-bindings/clock/imx8mn-clock.h>
14
15#include "clk.h"
16
Michael Trimarchi252e54e2022-08-30 16:45:20 +020017static u32 share_count_nand;
18
Michael Trimarchia5e83042024-07-07 10:19:59 +020019static const char * const pll_ref_sels[] = { "clock-osc-24m", "dummy", "dummy", "dummy", };
20static const char * const dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", };
21static const char * const arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", };
22static const char * const sys_pll1_bypass_sels[] = {"sys_pll1", "sys_pll1_ref_sel", };
23static const char * const sys_pll2_bypass_sels[] = {"sys_pll2", "sys_pll2_ref_sel", };
24static const char * const sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", };
Peng Fane2f674d2019-09-16 03:09:47 +000025
Hou Zhiqiang04a06432024-08-01 11:59:46 +080026static const char * const imx8mn_arm_core_sels[] = {"arm_a53_src", "arm_pll_out", };
27
Michael Trimarchia5e83042024-07-07 10:19:59 +020028static const char * const imx8mn_a53_sels[] = {"clock-osc-24m", "arm_pll_out", "sys_pll2_500m",
29 "sys_pll2_1000m", "sys_pll1_800m", "sys_pll1_400m",
30 "audio_pll1_out", "sys_pll3_out", };
Peng Fane2f674d2019-09-16 03:09:47 +000031
Michael Trimarchia5e83042024-07-07 10:19:59 +020032static const char * const imx8mn_ahb_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_800m",
33 "sys_pll1_400m", "sys_pll2_125m", "sys_pll3_out",
34 "audio_pll1_out", "video_pll_out", };
Peng Fane2f674d2019-09-16 03:09:47 +000035
Michael Trimarchia5e83042024-07-07 10:19:59 +020036static const char * const imx8mn_enet_axi_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m",
37 "sys_pll2_250m", "sys_pll2_200m", "audio_pll1_out",
38 "video_pll_out", "sys_pll3_out", };
Peng Fane2f674d2019-09-16 03:09:47 +000039
Simon Glass7ec24132024-09-29 19:49:48 -060040#ifndef CONFIG_XPL_BUILD
Michael Trimarchia5e83042024-07-07 10:19:59 +020041static const char * const imx8mn_enet_ref_sels[] = {"clock-osc-24m", "sys_pll2_125m", "sys_pll2_50m",
42 "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out",
43 "video_pll_out", "clk_ext4", };
Ye Li418c1fc2020-04-18 08:19:12 -070044
Michael Trimarchia5e83042024-07-07 10:19:59 +020045static const char * const imx8mn_enet_timer_sels[] = {"clock-osc-24m", "sys_pll2_100m", "audio_pll1_out",
46 "clk_ext1", "clk_ext2", "clk_ext3",
47 "clk_ext4", "video_pll_out", };
Ye Li418c1fc2020-04-18 08:19:12 -070048
Michael Trimarchia5e83042024-07-07 10:19:59 +020049static const char * const imx8mn_enet_phy_sels[] = {"clock-osc-24m", "sys_pll2_50m", "sys_pll2_125m",
50 "sys_pll2_200m", "sys_pll2_500m", "audio_pll1_out",
51 "video_pll_out", "audio_pll2_out", };
Ye Li418c1fc2020-04-18 08:19:12 -070052#endif
53
Michael Trimarchia5e83042024-07-07 10:19:59 +020054static const char * const imx8mn_nand_usdhc_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m",
55 "sys_pll2_200m", "sys_pll1_133m", "sys_pll3_out",
56 "sys_pll2_250m", "audio_pll1_out", };
Peng Fane2f674d2019-09-16 03:09:47 +000057
Ye Li0321edb2020-04-19 02:22:09 -070058static const char * const imx8mn_usb_bus_sels[] = {"clock-osc-24m", "sys_pll2_500m", "sys_pll1_800m",
Michael Trimarchia5e83042024-07-07 10:19:59 +020059 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
60 "clk_ext4", "audio_pll2_out", };
Ye Li0321edb2020-04-19 02:22:09 -070061
Michael Trimarchia5e83042024-07-07 10:19:59 +020062static const char * const imx8mn_usdhc1_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m",
63 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
64 "audio_pll2_out", "sys_pll1_100m", };
Peng Fane2f674d2019-09-16 03:09:47 +000065
Michael Trimarchia5e83042024-07-07 10:19:59 +020066static const char * const imx8mn_usdhc2_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m",
67 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
68 "audio_pll2_out", "sys_pll1_100m", };
Peng Fane2f674d2019-09-16 03:09:47 +000069
Marek Vasutb1a8bb02021-01-19 00:58:31 +010070#if CONFIG_IS_ENABLED(DM_SPI)
Michael Trimarchia5e83042024-07-07 10:19:59 +020071static const char * const imx8mn_ecspi1_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
72 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
73 "sys_pll2_250m", "audio_pll2_out", };
Marek Vasutb1a8bb02021-01-19 00:58:31 +010074
Michael Trimarchia5e83042024-07-07 10:19:59 +020075static const char * const imx8mn_ecspi2_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
76 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
77 "sys_pll2_250m", "audio_pll2_out", };
Marek Vasutb1a8bb02021-01-19 00:58:31 +010078
Michael Trimarchia5e83042024-07-07 10:19:59 +020079static const char * const imx8mn_ecspi3_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
80 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
81 "sys_pll2_250m", "audio_pll2_out", };
Marek Vasutb1a8bb02021-01-19 00:58:31 +010082#endif
83
Michael Trimarchia5e83042024-07-07 10:19:59 +020084static const char * const imx8mn_i2c1_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
85 "sys_pll3_out", "audio_pll1_out", "video_pll_out",
86 "audio_pll2_out", "sys_pll1_133m", };
Peng Fane2f674d2019-09-16 03:09:47 +000087
Michael Trimarchia5e83042024-07-07 10:19:59 +020088static const char * const imx8mn_i2c2_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
89 "sys_pll3_out", "audio_pll1_out", "video_pll_out",
90 "audio_pll2_out", "sys_pll1_133m", };
Peng Fane2f674d2019-09-16 03:09:47 +000091
Michael Trimarchia5e83042024-07-07 10:19:59 +020092static const char * const imx8mn_i2c3_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
93 "sys_pll3_out", "audio_pll1_out", "video_pll_out",
94 "audio_pll2_out", "sys_pll1_133m", };
Peng Fane2f674d2019-09-16 03:09:47 +000095
Michael Trimarchia5e83042024-07-07 10:19:59 +020096static const char * const imx8mn_i2c4_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
97 "sys_pll3_out", "audio_pll1_out", "video_pll_out",
98 "audio_pll2_out", "sys_pll1_133m", };
Peng Fane2f674d2019-09-16 03:09:47 +000099
Adam Ford4a041da2025-03-18 18:38:32 -0500100static const char * const imx8mn_uart1_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
101 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
102 "clk_ext4", "audio_pll2_out", };
103
104static const char * const imx8mn_uart2_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
105 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
106 "clk_ext3", "audio_pll2_out", };
107
108static const char * const imx8mn_uart3_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
109 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
110 "clk_ext4", "audio_pll2_out", };
111
112static const char * const imx8mn_uart4_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
113 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
114 "clk_ext3", "audio_pll2_out", };
115
Simon Glass7ec24132024-09-29 19:49:48 -0600116#ifndef CONFIG_XPL_BUILD
Michael Trimarchia5e83042024-07-07 10:19:59 +0200117static const char * const imx8mn_pwm1_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
118 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
119 "sys_pll1_80m", "video_pll_out", };
Nicolas Heemerycke5e85232023-12-11 11:06:13 +0100120
Michael Trimarchia5e83042024-07-07 10:19:59 +0200121static const char * const imx8mn_pwm2_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
122 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
123 "sys_pll1_80m", "video_pll_out", };
Nicolas Heemerycke5e85232023-12-11 11:06:13 +0100124
Michael Trimarchia5e83042024-07-07 10:19:59 +0200125static const char * const imx8mn_pwm3_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
126 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
127 "sys_pll1_80m", "video_pll_out", };
Nicolas Heemerycke5e85232023-12-11 11:06:13 +0100128
Michael Trimarchia5e83042024-07-07 10:19:59 +0200129static const char * const imx8mn_pwm4_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
130 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
131 "sys_pll1_80m", "video_pll_out", };
Nicolas Heemerycke5e85232023-12-11 11:06:13 +0100132#endif
133
Michael Trimarchia5e83042024-07-07 10:19:59 +0200134static const char * const imx8mn_wdog_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_160m",
135 "m7_alt_pll", "sys_pll2_125m", "sys_pll3_out",
136 "sys_pll1_80m", "sys_pll2_166m", };
Peng Fane2f674d2019-09-16 03:09:47 +0000137
Michael Trimarchia5e83042024-07-07 10:19:59 +0200138static const char * const imx8mn_usdhc3_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m",
139 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
140 "audio_pll2_clk", "sys_pll1_100m", };
Peng Fane2f674d2019-09-16 03:09:47 +0000141
Michael Trimarchia5e83042024-07-07 10:19:59 +0200142static const char * const imx8mn_qspi_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll2_333m",
143 "sys_pll2_500m", "audio_pll2_out", "sys_pll1_266m",
144 "sys_pll3_out", "sys_pll1_100m", };
Ye Li418c1fc2020-04-18 08:19:12 -0700145
Michael Trimarchi24685832024-07-07 10:19:58 +0200146static const char * const imx8mn_nand_sels[] = {"clock-osc-24m", "sys_pll2_500m", "audio_pll1_out",
Michael Trimarchi252e54e2022-08-30 16:45:20 +0200147 "sys_pll1_400m", "audio_pll2_out", "sys_pll3_out",
Dario Binacchi2f51cf92022-12-19 12:31:25 +0100148 "sys_pll2_250m", "video_pll_out", };
Michael Trimarchi252e54e2022-08-30 16:45:20 +0200149
Ye Li0321edb2020-04-19 02:22:09 -0700150static const char * const imx8mn_usb_core_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m",
Michael Trimarchia5e83042024-07-07 10:19:59 +0200151 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
152 "clk_ext3", "audio_pll2_out", };
Ye Li0321edb2020-04-19 02:22:09 -0700153
154static const char * const imx8mn_usb_phy_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m",
Michael Trimarchia5e83042024-07-07 10:19:59 +0200155 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
156 "clk_ext3", "audio_pll2_out", };
Ye Li0321edb2020-04-19 02:22:09 -0700157
Peng Fane2f674d2019-09-16 03:09:47 +0000158static int imx8mn_clk_probe(struct udevice *dev)
159{
Michael Trimarchi24685832024-07-07 10:19:58 +0200160 struct clk osc_24m_clk;
Peng Fane2f674d2019-09-16 03:09:47 +0000161 void __iomem *base;
Michael Trimarchi24685832024-07-07 10:19:58 +0200162 int ret;
Peng Fane2f674d2019-09-16 03:09:47 +0000163
164 base = (void *)ANATOP_BASE_ADDR;
165
166 clk_dm(IMX8MN_DRAM_PLL_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100167 imx_clk_mux(dev, "dram_pll_ref_sel", base + 0x50, 0, 2,
Peng Fane2f674d2019-09-16 03:09:47 +0000168 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
169 clk_dm(IMX8MN_ARM_PLL_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100170 imx_clk_mux(dev, "arm_pll_ref_sel", base + 0x84, 0, 2,
Peng Fane2f674d2019-09-16 03:09:47 +0000171 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
172 clk_dm(IMX8MN_SYS_PLL1_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100173 imx_clk_mux(dev, "sys_pll1_ref_sel", base + 0x94, 0, 2,
Peng Fane2f674d2019-09-16 03:09:47 +0000174 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
175 clk_dm(IMX8MN_SYS_PLL2_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100176 imx_clk_mux(dev, "sys_pll2_ref_sel", base + 0x104, 0, 2,
Peng Fane2f674d2019-09-16 03:09:47 +0000177 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
178 clk_dm(IMX8MN_SYS_PLL3_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100179 imx_clk_mux(dev, "sys_pll3_ref_sel", base + 0x114, 0, 2,
Peng Fane2f674d2019-09-16 03:09:47 +0000180 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
181
182 clk_dm(IMX8MN_DRAM_PLL,
183 imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700184 base + 0x50, &imx_1443x_dram_pll));
Peng Fane2f674d2019-09-16 03:09:47 +0000185 clk_dm(IMX8MN_ARM_PLL,
186 imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700187 base + 0x84, &imx_1416x_pll));
Peng Fane2f674d2019-09-16 03:09:47 +0000188 clk_dm(IMX8MN_SYS_PLL1,
189 imx_clk_pll14xx("sys_pll1", "sys_pll1_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700190 base + 0x94, &imx_1416x_pll));
Peng Fane2f674d2019-09-16 03:09:47 +0000191 clk_dm(IMX8MN_SYS_PLL2,
192 imx_clk_pll14xx("sys_pll2", "sys_pll2_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700193 base + 0x104, &imx_1416x_pll));
Peng Fane2f674d2019-09-16 03:09:47 +0000194 clk_dm(IMX8MN_SYS_PLL3,
195 imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700196 base + 0x114, &imx_1416x_pll));
Peng Fane2f674d2019-09-16 03:09:47 +0000197
198 /* PLL bypass out */
199 clk_dm(IMX8MN_DRAM_PLL_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100200 imx_clk_mux_flags(dev, "dram_pll_bypass", base + 0x50, 4, 1,
Peng Fane2f674d2019-09-16 03:09:47 +0000201 dram_pll_bypass_sels,
202 ARRAY_SIZE(dram_pll_bypass_sels),
203 CLK_SET_RATE_PARENT));
204 clk_dm(IMX8MN_ARM_PLL_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100205 imx_clk_mux_flags(dev, "arm_pll_bypass", base + 0x84, 4, 1,
Peng Fane2f674d2019-09-16 03:09:47 +0000206 arm_pll_bypass_sels,
207 ARRAY_SIZE(arm_pll_bypass_sels),
208 CLK_SET_RATE_PARENT));
209 clk_dm(IMX8MN_SYS_PLL1_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100210 imx_clk_mux_flags(dev, "sys_pll1_bypass", base + 0x94, 4, 1,
Peng Fane2f674d2019-09-16 03:09:47 +0000211 sys_pll1_bypass_sels,
212 ARRAY_SIZE(sys_pll1_bypass_sels),
213 CLK_SET_RATE_PARENT));
214 clk_dm(IMX8MN_SYS_PLL2_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100215 imx_clk_mux_flags(dev, "sys_pll2_bypass", base + 0x104, 4, 1,
Peng Fane2f674d2019-09-16 03:09:47 +0000216 sys_pll2_bypass_sels,
217 ARRAY_SIZE(sys_pll2_bypass_sels),
218 CLK_SET_RATE_PARENT));
219 clk_dm(IMX8MN_SYS_PLL3_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100220 imx_clk_mux_flags(dev, "sys_pll3_bypass", base + 0x114, 4, 1,
Peng Fane2f674d2019-09-16 03:09:47 +0000221 sys_pll3_bypass_sels,
222 ARRAY_SIZE(sys_pll3_bypass_sels),
223 CLK_SET_RATE_PARENT));
224
225 /* PLL out gate */
226 clk_dm(IMX8MN_DRAM_PLL_OUT,
227 imx_clk_gate("dram_pll_out", "dram_pll_bypass",
228 base + 0x50, 13));
229 clk_dm(IMX8MN_ARM_PLL_OUT,
230 imx_clk_gate("arm_pll_out", "arm_pll_bypass",
231 base + 0x84, 11));
232 clk_dm(IMX8MN_SYS_PLL1_OUT,
233 imx_clk_gate("sys_pll1_out", "sys_pll1_bypass",
234 base + 0x94, 11));
235 clk_dm(IMX8MN_SYS_PLL2_OUT,
236 imx_clk_gate("sys_pll2_out", "sys_pll2_bypass",
237 base + 0x104, 11));
238 clk_dm(IMX8MN_SYS_PLL3_OUT,
239 imx_clk_gate("sys_pll3_out", "sys_pll3_bypass",
240 base + 0x114, 11));
241
242 /* SYS PLL fixed output */
243 clk_dm(IMX8MN_SYS_PLL1_40M,
244 imx_clk_fixed_factor("sys_pll1_40m", "sys_pll1_out", 1, 20));
245 clk_dm(IMX8MN_SYS_PLL1_80M,
246 imx_clk_fixed_factor("sys_pll1_80m", "sys_pll1_out", 1, 10));
247 clk_dm(IMX8MN_SYS_PLL1_100M,
248 imx_clk_fixed_factor("sys_pll1_100m", "sys_pll1_out", 1, 8));
249 clk_dm(IMX8MN_SYS_PLL1_133M,
250 imx_clk_fixed_factor("sys_pll1_133m", "sys_pll1_out", 1, 6));
251 clk_dm(IMX8MN_SYS_PLL1_160M,
252 imx_clk_fixed_factor("sys_pll1_160m", "sys_pll1_out", 1, 5));
253 clk_dm(IMX8MN_SYS_PLL1_200M,
254 imx_clk_fixed_factor("sys_pll1_200m", "sys_pll1_out", 1, 4));
255 clk_dm(IMX8MN_SYS_PLL1_266M,
256 imx_clk_fixed_factor("sys_pll1_266m", "sys_pll1_out", 1, 3));
257 clk_dm(IMX8MN_SYS_PLL1_400M,
258 imx_clk_fixed_factor("sys_pll1_400m", "sys_pll1_out", 1, 2));
259 clk_dm(IMX8MN_SYS_PLL1_800M,
260 imx_clk_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1));
261
262 clk_dm(IMX8MN_SYS_PLL2_50M,
263 imx_clk_fixed_factor("sys_pll2_50m", "sys_pll2_out", 1, 20));
264 clk_dm(IMX8MN_SYS_PLL2_100M,
265 imx_clk_fixed_factor("sys_pll2_100m", "sys_pll2_out", 1, 10));
266 clk_dm(IMX8MN_SYS_PLL2_125M,
267 imx_clk_fixed_factor("sys_pll2_125m", "sys_pll2_out", 1, 8));
268 clk_dm(IMX8MN_SYS_PLL2_166M,
269 imx_clk_fixed_factor("sys_pll2_166m", "sys_pll2_out", 1, 6));
270 clk_dm(IMX8MN_SYS_PLL2_200M,
271 imx_clk_fixed_factor("sys_pll2_200m", "sys_pll2_out", 1, 5));
272 clk_dm(IMX8MN_SYS_PLL2_250M,
273 imx_clk_fixed_factor("sys_pll2_250m", "sys_pll2_out", 1, 4));
274 clk_dm(IMX8MN_SYS_PLL2_333M,
275 imx_clk_fixed_factor("sys_pll2_333m", "sys_pll2_out", 1, 3));
276 clk_dm(IMX8MN_SYS_PLL2_500M,
277 imx_clk_fixed_factor("sys_pll2_500m", "sys_pll2_out", 1, 2));
278 clk_dm(IMX8MN_SYS_PLL2_1000M,
279 imx_clk_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1));
280
Michael Trimarchi24685832024-07-07 10:19:58 +0200281 ret = clk_get_by_name(dev, "osc_24m", &osc_24m_clk);
282 if (ret)
283 return ret;
284 clk_dm(IMX8MN_CLK_24M, dev_get_clk_ptr(osc_24m_clk.dev));
285
Peng Fane2f674d2019-09-16 03:09:47 +0000286 base = dev_read_addr_ptr(dev);
Sean Andersonb58106d2019-12-24 23:57:47 -0500287 if (!base)
Peng Fane2f674d2019-09-16 03:09:47 +0000288 return -EINVAL;
289
290 clk_dm(IMX8MN_CLK_A53_SRC,
Marek Vasut33480a92025-03-23 16:58:34 +0100291 imx_clk_mux2(dev, "arm_a53_src", base + 0x8000, 24, 3,
Peng Fane2f674d2019-09-16 03:09:47 +0000292 imx8mn_a53_sels, ARRAY_SIZE(imx8mn_a53_sels)));
293 clk_dm(IMX8MN_CLK_A53_CG,
294 imx_clk_gate3("arm_a53_cg", "arm_a53_src", base + 0x8000, 28));
295 clk_dm(IMX8MN_CLK_A53_DIV,
296 imx_clk_divider2("arm_a53_div", "arm_a53_cg",
297 base + 0x8000, 0, 3));
298
299 clk_dm(IMX8MN_CLK_AHB,
300 imx8m_clk_composite_critical("ahb", imx8mn_ahb_sels,
301 base + 0x9000));
302 clk_dm(IMX8MN_CLK_IPG_ROOT,
303 imx_clk_divider2("ipg_root", "ahb", base + 0x9080, 0, 1));
304
305 clk_dm(IMX8MN_CLK_ENET_AXI,
306 imx8m_clk_composite("enet_axi", imx8mn_enet_axi_sels,
307 base + 0x8880));
308 clk_dm(IMX8MN_CLK_NAND_USDHC_BUS,
309 imx8m_clk_composite_critical("nand_usdhc_bus",
310 imx8mn_nand_usdhc_sels,
311 base + 0x8900));
Ye Li0321edb2020-04-19 02:22:09 -0700312 clk_dm(IMX8MN_CLK_USB_BUS,
313 imx8m_clk_composite("usb_bus", imx8mn_usb_bus_sels, base + 0x8b80));
Peng Fane2f674d2019-09-16 03:09:47 +0000314
315 /* IP */
316 clk_dm(IMX8MN_CLK_USDHC1,
317 imx8m_clk_composite("usdhc1", imx8mn_usdhc1_sels,
318 base + 0xac00));
319 clk_dm(IMX8MN_CLK_USDHC2,
320 imx8m_clk_composite("usdhc2", imx8mn_usdhc2_sels,
321 base + 0xac80));
322 clk_dm(IMX8MN_CLK_I2C1,
323 imx8m_clk_composite("i2c1", imx8mn_i2c1_sels, base + 0xad00));
324 clk_dm(IMX8MN_CLK_I2C2,
325 imx8m_clk_composite("i2c2", imx8mn_i2c2_sels, base + 0xad80));
326 clk_dm(IMX8MN_CLK_I2C3,
327 imx8m_clk_composite("i2c3", imx8mn_i2c3_sels, base + 0xae00));
328 clk_dm(IMX8MN_CLK_I2C4,
329 imx8m_clk_composite("i2c4", imx8mn_i2c4_sels, base + 0xae80));
Adam Ford4a041da2025-03-18 18:38:32 -0500330 clk_dm(IMX8MN_CLK_UART1,
331 imx8m_clk_composite("uart1", imx8mn_uart1_sels, base + 0xaf00));
332 clk_dm(IMX8MN_CLK_UART2,
333 imx8m_clk_composite("uart2", imx8mn_uart2_sels, base + 0xaf80));
334 clk_dm(IMX8MN_CLK_UART3,
335 imx8m_clk_composite("uart3", imx8mn_uart3_sels, base + 0xb000));
336 clk_dm(IMX8MN_CLK_UART4,
337 imx8m_clk_composite("uart4", imx8mn_uart4_sels, base + 0xb080));
Peng Fane2f674d2019-09-16 03:09:47 +0000338 clk_dm(IMX8MN_CLK_WDOG,
339 imx8m_clk_composite("wdog", imx8mn_wdog_sels, base + 0xb900));
340 clk_dm(IMX8MN_CLK_USDHC3,
341 imx8m_clk_composite("usdhc3", imx8mn_usdhc3_sels,
342 base + 0xbc80));
Michael Trimarchi252e54e2022-08-30 16:45:20 +0200343 clk_dm(IMX8MN_CLK_NAND,
344 imx8m_clk_composite("nand", imx8mn_nand_sels, base + 0xab00));
Ye Li418c1fc2020-04-18 08:19:12 -0700345 clk_dm(IMX8MN_CLK_QSPI,
346 imx8m_clk_composite("qspi", imx8mn_qspi_sels, base + 0xab80));
Ye Li0321edb2020-04-19 02:22:09 -0700347 clk_dm(IMX8MN_CLK_USB_CORE_REF,
348 imx8m_clk_composite("usb_core_ref", imx8mn_usb_core_sels, base + 0xb100));
349 clk_dm(IMX8MN_CLK_USB_PHY_REF,
350 imx8m_clk_composite("usb_phy_ref", imx8mn_usb_phy_sels, base + 0xb180));
Peng Fane2f674d2019-09-16 03:09:47 +0000351
352 clk_dm(IMX8MN_CLK_I2C1_ROOT,
353 imx_clk_gate4("i2c1_root_clk", "i2c1", base + 0x4170, 0));
354 clk_dm(IMX8MN_CLK_I2C2_ROOT,
355 imx_clk_gate4("i2c2_root_clk", "i2c2", base + 0x4180, 0));
356 clk_dm(IMX8MN_CLK_I2C3_ROOT,
357 imx_clk_gate4("i2c3_root_clk", "i2c3", base + 0x4190, 0));
358 clk_dm(IMX8MN_CLK_I2C4_ROOT,
359 imx_clk_gate4("i2c4_root_clk", "i2c4", base + 0x41a0, 0));
360 clk_dm(IMX8MN_CLK_OCOTP_ROOT,
361 imx_clk_gate4("ocotp_root_clk", "ipg_root", base + 0x4220, 0));
362 clk_dm(IMX8MN_CLK_USDHC1_ROOT,
363 imx_clk_gate4("usdhc1_root_clk", "usdhc1", base + 0x4510, 0));
364 clk_dm(IMX8MN_CLK_USDHC2_ROOT,
365 imx_clk_gate4("usdhc2_root_clk", "usdhc2", base + 0x4520, 0));
366 clk_dm(IMX8MN_CLK_WDOG1_ROOT,
367 imx_clk_gate4("wdog1_root_clk", "wdog", base + 0x4530, 0));
368 clk_dm(IMX8MN_CLK_WDOG2_ROOT,
369 imx_clk_gate4("wdog2_root_clk", "wdog", base + 0x4540, 0));
370 clk_dm(IMX8MN_CLK_WDOG3_ROOT,
371 imx_clk_gate4("wdog3_root_clk", "wdog", base + 0x4550, 0));
372 clk_dm(IMX8MN_CLK_USDHC3_ROOT,
373 imx_clk_gate4("usdhc3_root_clk", "usdhc3", base + 0x45e0, 0));
Ye Li418c1fc2020-04-18 08:19:12 -0700374 clk_dm(IMX8MN_CLK_QSPI_ROOT,
375 imx_clk_gate4("qspi_root_clk", "qspi", base + 0x42f0, 0));
Michael Trimarchi252e54e2022-08-30 16:45:20 +0200376 clk_dm(IMX8MN_CLK_NAND_ROOT,
377 imx_clk_gate2_shared2("nand_root_clk", "nand", base + 0x4300, 0, &share_count_nand));
378 clk_dm(IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK,
379 imx_clk_gate2_shared2("nand_usdhc_rawnand_clk",
380 "nand_usdhc_bus", base + 0x4300, 0,
381 &share_count_nand));
Adam Ford4a041da2025-03-18 18:38:32 -0500382 clk_dm(IMX8MN_CLK_UART1_ROOT,
383 imx_clk_gate4("uart1_root_clk", "uart1", base + 0x4490, 0));
384 clk_dm(IMX8MN_CLK_UART2_ROOT,
385 imx_clk_gate4("uart2_root_clk", "uart2", base + 0x44a0, 0));
386 clk_dm(IMX8MN_CLK_UART3_ROOT,
387 imx_clk_gate4("uart3_root_clk", "uart3", base + 0x44b0, 0));
388 clk_dm(IMX8MN_CLK_UART4_ROOT,
389 imx_clk_gate4("uart4_root_clk", "uart4", base + 0x44c0, 0));
Ye Li0321edb2020-04-19 02:22:09 -0700390 clk_dm(IMX8MN_CLK_USB1_CTRL_ROOT,
391 imx_clk_gate4("usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0));
Ye Li418c1fc2020-04-18 08:19:12 -0700392
393 /* clks not needed in SPL stage */
Simon Glass7ec24132024-09-29 19:49:48 -0600394#ifndef CONFIG_XPL_BUILD
Ye Li418c1fc2020-04-18 08:19:12 -0700395 clk_dm(IMX8MN_CLK_ENET_REF,
396 imx8m_clk_composite("enet_ref", imx8mn_enet_ref_sels,
397 base + 0xa980));
398 clk_dm(IMX8MN_CLK_ENET_TIMER,
399 imx8m_clk_composite("enet_timer", imx8mn_enet_timer_sels,
400 base + 0xaa00));
401 clk_dm(IMX8MN_CLK_ENET_PHY_REF,
402 imx8m_clk_composite("enet_phy", imx8mn_enet_phy_sels,
403 base + 0xaa80));
404 clk_dm(IMX8MN_CLK_ENET1_ROOT,
405 imx_clk_gate4("enet1_root_clk", "enet_axi",
406 base + 0x40a0, 0));
Nicolas Heemerycke5e85232023-12-11 11:06:13 +0100407 clk_dm(IMX8MN_CLK_PWM1,
408 imx8m_clk_composite("pwm1", imx8mn_pwm1_sels, base + 0xb380));
409 clk_dm(IMX8MN_CLK_PWM2,
410 imx8m_clk_composite("pwm2", imx8mn_pwm2_sels, base + 0xb400));
411 clk_dm(IMX8MN_CLK_PWM3,
412 imx8m_clk_composite("pwm3", imx8mn_pwm3_sels, base + 0xb480));
413 clk_dm(IMX8MN_CLK_PWM4,
414 imx8m_clk_composite("pwm4", imx8mn_pwm4_sels, base + 0xb500));
415 clk_dm(IMX8MN_CLK_PWM1_ROOT,
416 imx_clk_gate4("pwm1_root_clk", "pwm1", base + 0x4280, 0));
417 clk_dm(IMX8MN_CLK_PWM2_ROOT,
418 imx_clk_gate4("pwm2_root_clk", "pwm2", base + 0x4290, 0));
419 clk_dm(IMX8MN_CLK_PWM3_ROOT,
420 imx_clk_gate4("pwm3_root_clk", "pwm3", base + 0x42a0, 0));
421 clk_dm(IMX8MN_CLK_PWM4_ROOT,
422 imx_clk_gate4("pwm4_root_clk", "pwm4", base + 0x42b0, 0));
Ye Li418c1fc2020-04-18 08:19:12 -0700423#endif
Peng Fane2f674d2019-09-16 03:09:47 +0000424
Marek Vasutb1a8bb02021-01-19 00:58:31 +0100425#if CONFIG_IS_ENABLED(DM_SPI)
426 clk_dm(IMX8MN_CLK_ECSPI1,
427 imx8m_clk_composite("ecspi1", imx8mn_ecspi1_sels, base + 0xb280));
428 clk_dm(IMX8MN_CLK_ECSPI2,
429 imx8m_clk_composite("ecspi2", imx8mn_ecspi2_sels, base + 0xb300));
430 clk_dm(IMX8MN_CLK_ECSPI3,
431 imx8m_clk_composite("ecspi3", imx8mn_ecspi3_sels, base + 0xc180));
432 clk_dm(IMX8MN_CLK_ECSPI1_ROOT,
433 imx_clk_gate4("ecspi1_root_clk", "ecspi1", base + 0x4070, 0));
434 clk_dm(IMX8MN_CLK_ECSPI2_ROOT,
435 imx_clk_gate4("ecspi2_root_clk", "ecspi2", base + 0x4080, 0));
436 clk_dm(IMX8MN_CLK_ECSPI3_ROOT,
437 imx_clk_gate4("ecspi3_root_clk", "ecspi3", base + 0x4090, 0));
438#endif
439
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800440 clk_dm(IMX8MN_CLK_ARM,
Marek Vasut33480a92025-03-23 16:58:34 +0100441 imx_clk_mux2_flags(dev, "arm_core", base + 0x9880, 24, 1,
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800442 imx8mn_arm_core_sels,
443 ARRAY_SIZE(imx8mn_arm_core_sels),
444 CLK_IS_CRITICAL));
445
Peng Fane2f674d2019-09-16 03:09:47 +0000446 return 0;
447}
448
449static const struct udevice_id imx8mn_clk_ids[] = {
450 { .compatible = "fsl,imx8mn-ccm" },
451 { },
452};
453
454U_BOOT_DRIVER(imx8mn_clk) = {
455 .name = "clk_imx8mn",
456 .id = UCLASS_CLK,
457 .of_match = imx8mn_clk_ids,
Sean Anderson35c84642022-03-20 16:34:46 -0400458 .ops = &ccf_clk_ops,
Peng Fane2f674d2019-09-16 03:09:47 +0000459 .probe = imx8mn_clk_probe,
460 .flags = DM_FLAG_PRE_RELOC,
461};