blob: c6e3de5bf415c7fb04c4fa231bc7444bc1a70aad [file] [log] [blame]
Aubrey Li51185db2007-03-20 18:16:24 +08001/*
2 * defBF561.h
3 *
4 * (c) Copyright 2001-2003 Analog Devices, Inc. All rights reserved.
5 *
6 */
7
8/* SYSTEM MMR REGISTER AND MEMORY MAP FOR ADSP-BF561 */
9
10#ifndef _DEF_BF561_H
11#define _DEF_BF561_H
12
13/*
14 * #if !defined(__ADSPBF561__)
15 * #warning defBF561.h should only be included for BF561 chip.
16 * #endif
17 */
18
19/* include all Core registers and bit definitions */
20#include <asm/arch-common/def_LPBlackfin.h>
21
22/*
23 * Helper macros
24 * usage:
25 * P0.H = HI(UART_THR);
26 * P0.L = LO(UART_THR);
27 */
28
29#define LO(con32) ((con32) & 0xFFFF)
30#define lo(con32) ((con32) & 0xFFFF)
31#define HI(con32) (((con32) >> 16) & 0xFFFF)
32#define hi(con32) (((con32) >> 16) & 0xFFFF)
33
34/*
35 * System MMR Register Map
36 */
37
38/* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
39#define PLL_CTL 0xFFC00000 /* PLL Control register */
40#define PLL_DIV 0xFFC00004 /* PLL Divide Register */
41#define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register */
42#define PLL_STAT 0xFFC0000C /* PLL Status register */
43#define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count register */
44
45/*
46 * System Reset and Interrupt Controller registers for
47 * core A (0xFFC0 0100-0xFFC0 01FF)
48 */
49#define SICA_SWRST 0xFFC00100 /* Software Reset register */
50#define SICA_SYSCR 0xFFC00104 /* System Reset Configuration register */
51#define SICA_RVECT 0xFFC00108 /* SIC Reset Vector Address Register */
52#define SICA_IMASK 0xFFC0010C /* SIC Interrupt Mask register 0 */
53#define SICA_IMASK0 0xFFC0010C /* SIC Interrupt Mask register 0 */
54#define SICA_IMASK1 0xFFC00110 /* SIC Interrupt Mask register 1 */
55#define SICA_IAR0 0xFFC00124 /* SIC Interrupt Assignment Register 0 */
56#define SICA_IAR1 0xFFC00128 /* SIC Interrupt Assignment Register 1 */
57#define SICA_IAR2 0xFFC0012C /* SIC Interrupt Assignment Register 2 */
58#define SICA_IAR3 0xFFC00130 /* SIC Interrupt Assignment Register 3 */
59#define SICA_IAR4 0xFFC00134 /* SIC Interrupt Assignment Register 4 */
60#define SICA_IAR5 0xFFC00138 /* SIC Interrupt Assignment Register 5 */
61#define SICA_IAR6 0xFFC0013C /* SIC Interrupt Assignment Register 6 */
62#define SICA_IAR7 0xFFC00140 /* SIC Interrupt Assignment Register 7 */
63#define SICA_ISR0 0xFFC00114 /* SIC Interrupt Status register 0 */
64#define SICA_ISR1 0xFFC00118 /* SIC Interrupt Status register 1 */
65#define SICA_IWR0 0xFFC0011C /* SIC Interrupt Wakeup-Enable register 0 */
66#define SICA_IWR1 0xFFC00120 /* SIC Interrupt Wakeup-Enable register 1 */
67
68/*
69 * System Reset and Interrupt Controller registers for
70 * Core B (0xFFC0 1100-0xFFC0 11FF)
71 */
72#define SICB_SWRST 0xFFC01100 /* reserved */
73#define SICB_SYSCR 0xFFC01104 /* reserved */
74#define SICB_RVECT 0xFFC01108 /* SIC Reset Vector Address Register */
75#define SICB_IMASK0 0xFFC0110C /* SIC Interrupt Mask register 0 */
76#define SICB_IMASK1 0xFFC01110 /* SIC Interrupt Mask register 1 */
77#define SICB_IAR0 0xFFC01124 /* SIC Interrupt Assignment Register 0 */
78#define SICB_IAR1 0xFFC01128 /* SIC Interrupt Assignment Register 1 */
79#define SICB_IAR2 0xFFC0112C /* SIC Interrupt Assignment Register 2 */
80#define SICB_IAR3 0xFFC01130 /* SIC Interrupt Assignment Register 3 */
81#define SICB_IAR4 0xFFC01134 /* SIC Interrupt Assignment Register 4 */
82#define SICB_IAR5 0xFFC01138 /* SIC Interrupt Assignment Register 5 */
83#define SICB_IAR6 0xFFC0113C /* SIC Interrupt Assignment Register 6 */
84#define SICB_IAR7 0xFFC01140 /* SIC Interrupt Assignment Register 7 */
85#define SICB_ISR0 0xFFC01114 /* SIC Interrupt Status register 0 */
86#define SICB_ISR1 0xFFC01118 /* SIC Interrupt Status register 1 */
87#define SICB_IWR0 0xFFC0111C /* SIC Interrupt Wakeup-Enable register 0 */
88#define SICB_IWR1 0xFFC01120 /* SIC Interrupt Wakeup-Enable register 1 */
89
90/* Watchdog Timer registers for Core A (0xFFC0 0200-0xFFC0 02FF) */
91#define WDOGA_CTL 0xFFC00200 /* Watchdog Control register */
92#define WDOGA_CNT 0xFFC00204 /* Watchdog Count register */
93#define WDOGA_STAT 0xFFC00208 /* Watchdog Status register */
94
95/* Watchdog Timer registers for Core B (0xFFC0 1200-0xFFC0 12FF) */
96#define WDOGB_CTL 0xFFC01200 /* Watchdog Control register */
97#define WDOGB_CNT 0xFFC01204 /* Watchdog Count register */
98#define WDOGB_STAT 0xFFC01208 /* Watchdog Status register */
99
100/* UART Controller (0xFFC00400 - 0xFFC004FF) */
101#define UART_THR 0xFFC00400 /* Transmit Holding register */
102#define UART_RBR 0xFFC00400 /* Receive Buffer register */
103#define UART_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
104#define UART_IER 0xFFC00404 /* Interrupt Enable Register */
105#define UART_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
106#define UART_IIR 0xFFC00408 /* Interrupt Identification Register */
107#define UART_LCR 0xFFC0040C /* Line Control Register */
108#define UART_MCR 0xFFC00410 /* Modem Control Register */
109#define UART_LSR 0xFFC00414 /* Line Status Register */
110#define UART_MSR 0xFFC00418 /* Modem Status Register */
111#define UART_SCR 0xFFC0041C /* SCR Scratch Register */
112#define UART_GCTL 0xFFC00424 /* Global Control Register */
113
114/* SPI Controller (0xFFC00500 - 0xFFC005FF) */
115#define SPI_CTL 0xFFC00500 /* SPI Control Register */
116#define SPI_FLG 0xFFC00504 /* SPI Flag register */
117#define SPI_STAT 0xFFC00508 /* SPI Status register */
118#define SPI_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
119#define SPI_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
120#define SPI_BAUD 0xFFC00514 /* SPI Baud rate Register */
121#define SPI_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
122
123/* Timer 0-7 registers (0xFFC0 0600-0xFFC0 06FF) */
124#define TIMER0_CONFIG 0xFFC00600 /* Timer0 Configuration register */
125#define TIMER0_COUNTER 0xFFC00604 /* Timer0 Counter register */
126#define TIMER0_PERIOD 0xFFC00608 /* Timer0 Period register */
127#define TIMER0_WIDTH 0xFFC0060C /* Timer0 Width register */
128#define TIMER1_CONFIG 0xFFC00610 /* Timer1 Configuration register */
129#define TIMER1_COUNTER 0xFFC00614 /* Timer1 Counter register */
130#define TIMER1_PERIOD 0xFFC00618 /* Timer1 Period register */
131#define TIMER1_WIDTH 0xFFC0061C /* Timer1 Width register */
132#define TIMER2_CONFIG 0xFFC00620 /* Timer2 Configuration register */
133#define TIMER2_COUNTER 0xFFC00624 /* Timer2 Counter register */
134#define TIMER2_PERIOD 0xFFC00628 /* Timer2 Period register */
135#define TIMER2_WIDTH 0xFFC0062C /* Timer2 Width register */
136#define TIMER3_CONFIG 0xFFC00630 /* Timer3 Configuration register */
137#define TIMER3_COUNTER 0xFFC00634 /* Timer3 Counter register */
138#define TIMER3_PERIOD 0xFFC00638 /* Timer3 Period register */
139#define TIMER3_WIDTH 0xFFC0063C /* Timer3 Width register */
140#define TIMER4_CONFIG 0xFFC00640 /* Timer4 Configuration register */
141#define TIMER4_COUNTER 0xFFC00644 /* Timer4 Counter register */
142#define TIMER4_PERIOD 0xFFC00648 /* Timer4 Period register */
143#define TIMER4_WIDTH 0xFFC0064C /* Timer4 Width register */
144#define TIMER5_CONFIG 0xFFC00650 /* Timer5 Configuration register */
145#define TIMER5_COUNTER 0xFFC00654 /* Timer5 Counter register */
146#define TIMER5_PERIOD 0xFFC00658 /* Timer5 Period register */
147#define TIMER5_WIDTH 0xFFC0065C /* Timer5 Width register */
148#define TIMER6_CONFIG 0xFFC00660 /* Timer6 Configuration register */
149#define TIMER6_COUNTER 0xFFC00664 /* Timer6 Counter register */
150#define TIMER6_PERIOD 0xFFC00668 /* Timer6 Period register */
151#define TIMER6_WIDTH 0xFFC0066C /* Timer6 Width register */
152#define TIMER7_CONFIG 0xFFC00670 /* Timer7 Configuration register */
153#define TIMER7_COUNTER 0xFFC00674 /* Timer7 Counter register */
154#define TIMER7_PERIOD 0xFFC00678 /* Timer7 Period register */
155#define TIMER7_WIDTH 0xFFC0067C /* Timer7 Width register */
156#define TMRS8_ENABLE 0xFFC00680 /* Timer Enable Register */
157#define TMRS8_DISABLE 0xFFC00684 /* Timer Disable register */
158#define TMRS8_STATUS 0xFFC00688 /* Timer Status register */
159
160/* Timer registers 8-11 (0xFFC0 1600-0xFFC0 16FF) */
161#define TIMER8_CONFIG 0xFFC01600 /* Timer8 Configuration register */
162#define TIMER8_COUNTER 0xFFC01604 /* Timer8 Counter register */
163#define TIMER8_PERIOD 0xFFC01608 /* Timer8 Period register */
164#define TIMER8_WIDTH 0xFFC0160C /* Timer8 Width register */
165#define TIMER9_CONFIG 0xFFC01610 /* Timer9 Configuration register */
166#define TIMER9_COUNTER 0xFFC01614 /* Timer9 Counter register */
167#define TIMER9_PERIOD 0xFFC01618 /* Timer9 Period register */
168#define TIMER9_WIDTH 0xFFC0161C /* Timer9 Width register */
169#define TIMER10_CONFIG 0xFFC01620 /* Timer10 Configuration register */
170#define TIMER10_COUNTER 0xFFC01624 /* Timer10 Counter register */
171#define TIMER10_PERIOD 0xFFC01628 /* Timer10 Period register */
172#define TIMER10_WIDTH 0xFFC0162C /* Timer10 Width register */
173#define TIMER11_CONFIG 0xFFC01630 /* Timer11 Configuration register */
174#define TIMER11_COUNTER 0xFFC01634 /* Timer11 Counter register */
175#define TIMER11_PERIOD 0xFFC01638 /* Timer11 Period register */
176#define TIMER11_WIDTH 0xFFC0163C /* Timer11 Width register */
177#define TMRS4_ENABLE 0xFFC01640 /* Timer Enable Register */
178#define TMRS4_DISABLE 0xFFC01644 /* Timer Disable register */
179#define TMRS4_STATUS 0xFFC01648 /* Timer Status register */
180
181/* Programmable Flag 0 registers (0xFFC0 0700-0xFFC0 07FF) */
182#define FIO0_FLAG_D 0xFFC00700 /* Flag Data register */
183#define FIO0_FLAG_C 0xFFC00704 /* Flag Clear register */
184#define FIO0_FLAG_S 0xFFC00708 /* Flag Set register */
185#define FIO0_FLAG_T 0xFFC0070C /* Flag Toggle register */
186#define FIO0_MASKA_D 0xFFC00710 /* Flag Mask Interrupt A Data register */
187#define FIO0_MASKA_C 0xFFC00714 /* Flag Mask Interrupt A Clear register */
188#define FIO0_MASKA_S 0xFFC00718 /* Flag Mask Interrupt A Set register */
189#define FIO0_MASKA_T 0xFFC0071C /* Flag Mask Interrupt A Toggle register */
190#define FIO0_MASKB_D 0xFFC00720 /* Flag Mask Interrupt B Data register */
191#define FIO0_MASKB_C 0xFFC00724 /* Flag Mask Interrupt B Clear register */
192#define FIO0_MASKB_S 0xFFC00728 /* Flag Mask Interrupt B Set register */
193#define FIO0_MASKB_T 0xFFC0072C /* Flag Mask Interrupt B Toggle register */
194#define FIO0_DIR 0xFFC00730 /* Flag Direction register */
195#define FIO0_POLAR 0xFFC00734 /* Flag Polarity register */
196#define FIO0_EDGE 0xFFC00738 /* Flag Interrupt Sensitivity register */
197#define FIO0_BOTH 0xFFC0073C /* Flag Set on Both Edges register */
198#define FIO0_INEN 0xFFC00740 /* Flag Input Enable register */
199
200/* Programmable Flag 1 registers (0xFFC0 1500-0xFFC0 15FF) */
201#define FIO1_FLAG_D 0xFFC01500 /* Flag Data register */
202#define FIO1_FLAG_C 0xFFC01504 /* Flag Clear register */
203#define FIO1_FLAG_S 0xFFC01508 /* Flag Set register */
204#define FIO1_FLAG_T 0xFFC0150C /* Flag Toggle register */
205#define FIO1_MASKA_D 0xFFC01510 /* Flag Mask Interrupt A Data register */
206#define FIO1_MASKA_C 0xFFC01514 /* Flag Mask Interrupt A Clear register */
207#define FIO1_MASKA_S 0xFFC01518 /* Flag Mask Interrupt A Set register */
208#define FIO1_MASKA_T 0xFFC0151C /* Flag Mask Interrupt A Toggle register */
209#define FIO1_MASKB_D 0xFFC01520 /* Flag Mask Interrupt B Data register */
210#define FIO1_MASKB_C 0xFFC01524 /* Flag Mask Interrupt B Clear register */
211#define FIO1_MASKB_S 0xFFC01528 /* Flag Mask Interrupt B Set register */
212#define FIO1_MASKB_T 0xFFC0152C /* Flag Mask Interrupt B Toggle register */
213#define FIO1_DIR 0xFFC01530 /* Flag Direction register */
214#define FIO1_POLAR 0xFFC01534 /* Flag Polarity register */
215#define FIO1_EDGE 0xFFC01538 /* Flag Interrupt Sensitivity register */
216#define FIO1_BOTH 0xFFC0153C /* Flag Set on Both Edges register */
217#define FIO1_INEN 0xFFC01540 /* Flag Input Enable register */
218
219/* Programmable Flag registers (0xFFC0 1700-0xFFC0 17FF) */
220#define FIO2_FLAG_D 0xFFC01700 /* Flag Data register */
221#define FIO2_FLAG_C 0xFFC01704 /* Flag Clear register */
222#define FIO2_FLAG_S 0xFFC01708 /* Flag Set register */
223#define FIO2_FLAG_T 0xFFC0170C /* Flag Toggle register */
224#define FIO2_MASKA_D 0xFFC01710 /* Flag Mask Interrupt A Data register */
225#define FIO2_MASKA_C 0xFFC01714 /* Flag Mask Interrupt A Clear register */
226#define FIO2_MASKA_S 0xFFC01718 /* Flag Mask Interrupt A Set register */
227#define FIO2_MASKA_T 0xFFC0171C /* Flag Mask Interrupt A Toggle register */
228#define FIO2_MASKB_D 0xFFC01720 /* Flag Mask Interrupt B Data register */
229#define FIO2_MASKB_C 0xFFC01724 /* Flag Mask Interrupt B Clear register */
230#define FIO2_MASKB_S 0xFFC01728 /* Flag Mask Interrupt B Set register */
231#define FIO2_MASKB_T 0xFFC0172C /* Flag Mask Interrupt B Toggle register */
232#define FIO2_DIR 0xFFC01730 /* Flag Direction register */
233#define FIO2_POLAR 0xFFC01734 /* Flag Polarity register */
234#define FIO2_EDGE 0xFFC01738 /* Flag Interrupt Sensitivity register */
235#define FIO2_BOTH 0xFFC0173C /* Flag Set on Both Edges register */
236#define FIO2_INEN 0xFFC01740 /* Flag Input Enable register */
237
238/* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
239#define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
240#define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
241#define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
242#define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
243#define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
244#define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
245#define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
246#define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
247#define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
248#define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
249#define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
250#define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
251#define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
252#define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
253#define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
254#define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
255#define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
256#define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
257#define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
258#define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
259#define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
260#define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
261
262/* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
263#define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
264#define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
265#define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
266#define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
267#define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
268#define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
269#define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
270#define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
271#define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
272#define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
273#define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
274#define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
275#define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
276#define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
277#define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
278#define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
279#define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
280#define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
281#define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
282#define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
283#define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
284#define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
285
286/* Asynchronous Memory Controller - External Bus Interface Unit */
287#define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
288#define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
289#define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
290
291/* SDRAM Controller External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
292#define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
293#define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
294#define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
295#define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
296
297/* Parallel Peripheral Interface (PPI) 0 registers (0xFFC0 1000-0xFFC0 10FF) */
298#define PPI0_CONTROL 0xFFC01000 /* PPI0 Control register */
299#define PPI0_STATUS 0xFFC01004 /* PPI0 Status register */
300#define PPI0_COUNT 0xFFC01008 /* PPI0 Transfer Count register */
301#define PPI0_DELAY 0xFFC0100C /* PPI0 Delay Count register */
302#define PPI0_FRAME 0xFFC01010 /* PPI0 Frame Length register */
303
304/* Parallel Peripheral Interface (PPI) 1 registers (0xFFC0 1300-0xFFC0 13FF) */
305#define PPI1_CONTROL 0xFFC01300 /* PPI1 Control register */
306#define PPI1_STATUS 0xFFC01304 /* PPI1 Status register */
307#define PPI1_COUNT 0xFFC01308 /* PPI1 Transfer Count register */
308#define PPI1_DELAY 0xFFC0130C /* PPI1 Delay Count register */
309#define PPI1_FRAME 0xFFC01310 /* PPI1 Frame Length register */
310
311/* DMA Traffic controls */
312#define DMA_TCPER 0xFFC00B0C /* Traffic Control Periods Register */
313#define DMA_TCCNT 0xFFC00B10 /* Traffic Control Current Counts Register */
314#define DMA_TC_PER 0xFFC00B0C /* Traffic Control Periods Register */
315#define DMA_TC_CNT 0xFFC00B10 /* Traffic Control Current Counts Register */
316
317/* DMA1 Controller registers (0xFFC0 1C00-0xFFC0 1FFF) */
318#define DMA1_0_CONFIG 0xFFC01C08 /* DMA1 Channel 0 Configuration register */
319#define DMA1_0_NEXT_DESC_PTR 0xFFC01C00 /* DMA1 Channel 0 Next Descripter Ptr Reg */
320#define DMA1_0_START_ADDR 0xFFC01C04 /* DMA1 Channel 0 Start Address */
321#define DMA1_0_X_COUNT 0xFFC01C10 /* DMA1 Channel 0 Inner Loop Count */
322#define DMA1_0_Y_COUNT 0xFFC01C18 /* DMA1 Channel 0 Outer Loop Count */
323#define DMA1_0_X_MODIFY 0xFFC01C14 /* DMA1 Channel 0 Inner Loop Addr Increment */
324#define DMA1_0_Y_MODIFY 0xFFC01C1C /* DMA1 Channel 0 Outer Loop Addr Increment */
325#define DMA1_0_CURR_DESC_PTR 0xFFC01C20 /* DMA1 Channel 0 Current Descriptor Pointer */
326#define DMA1_0_CURR_ADDR 0xFFC01C24 /* DMA1 Channel 0 Current Address Pointer */
327#define DMA1_0_CURR_X_COUNT 0xFFC01C30 /* DMA1 Channel 0 Current Inner Loop Count */
328#define DMA1_0_CURR_Y_COUNT 0xFFC01C38 /* DMA1 Channel 0 Current Outer Loop Count */
329#define DMA1_0_IRQ_STATUS 0xFFC01C28 /* DMA1 Channel 0 Interrupt Status Register */
330#define DMA1_0_PERIPHERAL_MAP 0xFFC01C2C /* DMA1 Channel 0 Peripheral Map Register */
331
332#define DMA1_1_CONFIG 0xFFC01C48 /* DMA1 Channel 1 Configuration register */
333#define DMA1_1_NEXT_DESC_PTR 0xFFC01C40 /* DMA1 Channel 1 Next Descripter Ptr Reg */
334#define DMA1_1_START_ADDR 0xFFC01C44 /* DMA1 Channel 1 Start Address */
335#define DMA1_1_X_COUNT 0xFFC01C50 /* DMA1 Channel 1 Inner Loop Count */
336#define DMA1_1_Y_COUNT 0xFFC01C58 /* DMA1 Channel 1 Outer Loop Count */
337#define DMA1_1_X_MODIFY 0xFFC01C54 /* DMA1 Channel 1 Inner Loop Addr Increment */
338#define DMA1_1_Y_MODIFY 0xFFC01C5C /* DMA1 Channel 1 Outer Loop Addr Increment */
339#define DMA1_1_CURR_DESC_PTR 0xFFC01C60 /* DMA1 Channel 1 Current Descriptor Pointer */
340#define DMA1_1_CURR_ADDR 0xFFC01C64 /* DMA1 Channel 1 Current Address Pointer */
341#define DMA1_1_CURR_X_COUNT 0xFFC01C70 /* DMA1 Channel 1 Current Inner Loop Count */
342#define DMA1_1_CURR_Y_COUNT 0xFFC01C78 /* DMA1 Channel 1 Current Outer Loop Count */
343#define DMA1_1_IRQ_STATUS 0xFFC01C68 /* DMA1 Channel 1 Interrupt Status Register */
344#define DMA1_1_PERIPHERAL_MAP 0xFFC01C6C /* DMA1 Channel 1 Peripheral Map Register */
345
346#define DMA1_2_CONFIG 0xFFC01C88 /* DMA1 Channel 2 Configuration register */
347#define DMA1_2_NEXT_DESC_PTR 0xFFC01C80 /* DMA1 Channel 2 Next Descripter Ptr Reg */
348#define DMA1_2_START_ADDR 0xFFC01C84 /* DMA1 Channel 2 Start Address */
349#define DMA1_2_X_COUNT 0xFFC01C90 /* DMA1 Channel 2 Inner Loop Count */
350#define DMA1_2_Y_COUNT 0xFFC01C98 /* DMA1 Channel 2 Outer Loop Count */
351#define DMA1_2_X_MODIFY 0xFFC01C94 /* DMA1 Channel 2 Inner Loop Addr Increment */
352#define DMA1_2_Y_MODIFY 0xFFC01C9C /* DMA1 Channel 2 Outer Loop Addr Increment */
353#define DMA1_2_CURR_DESC_PTR 0xFFC01CA0 /* DMA1 Channel 2 Current Descriptor Pointer */
354#define DMA1_2_CURR_ADDR 0xFFC01CA4 /* DMA1 Channel 2 Current Address Pointer */
355#define DMA1_2_CURR_X_COUNT 0xFFC01CB0 /* DMA1 Channel 2 Current Inner Loop Count */
356#define DMA1_2_CURR_Y_COUNT 0xFFC01CB8 /* DMA1 Channel 2 Current Outer Loop Count */
357#define DMA1_2_IRQ_STATUS 0xFFC01CA8 /* DMA1 Channel 2 Interrupt Status Register */
358#define DMA1_2_PERIPHERAL_MAP 0xFFC01CAC /* DMA1 Channel 2 Peripheral Map Register */
359
360#define DMA1_3_CONFIG 0xFFC01CC8 /* DMA1 Channel 3 Configuration register */
361#define DMA1_3_NEXT_DESC_PTR 0xFFC01CC0 /* DMA1 Channel 3 Next Descripter Ptr Reg */
362#define DMA1_3_START_ADDR 0xFFC01CC4 /* DMA1 Channel 3 Start Address */
363#define DMA1_3_X_COUNT 0xFFC01CD0 /* DMA1 Channel 3 Inner Loop Count */
364#define DMA1_3_Y_COUNT 0xFFC01CD8 /* DMA1 Channel 3 Outer Loop Count */
365#define DMA1_3_X_MODIFY 0xFFC01CD4 /* DMA1 Channel 3 Inner Loop Addr Increment */
366#define DMA1_3_Y_MODIFY 0xFFC01CDC /* DMA1 Channel 3 Outer Loop Addr Increment */
367#define DMA1_3_CURR_DESC_PTR 0xFFC01CE0 /* DMA1 Channel 3 Current Descriptor Pointer */
368#define DMA1_3_CURR_ADDR 0xFFC01CE4 /* DMA1 Channel 3 Current Address Pointer */
369#define DMA1_3_CURR_X_COUNT 0xFFC01CF0 /* DMA1 Channel 3 Current Inner Loop Count */
370#define DMA1_3_CURR_Y_COUNT 0xFFC01CF8 /* DMA1 Channel 3 Current Outer Loop Count */
371#define DMA1_3_IRQ_STATUS 0xFFC01CE8 /* DMA1 Channel 3 Interrupt Status Register */
372#define DMA1_3_PERIPHERAL_MAP 0xFFC01CEC /* DMA1 Channel 3 Peripheral Map Register */
373
374#define DMA1_4_CONFIG 0xFFC01D08 /* DMA1 Channel 4 Configuration register */
375#define DMA1_4_NEXT_DESC_PTR 0xFFC01D00 /* DMA1 Channel 4 Next Descripter Ptr Reg */
376#define DMA1_4_START_ADDR 0xFFC01D04 /* DMA1 Channel 4 Start Address */
377#define DMA1_4_X_COUNT 0xFFC01D10 /* DMA1 Channel 4 Inner Loop Count */
378#define DMA1_4_Y_COUNT 0xFFC01D18 /* DMA1 Channel 4 Outer Loop Count */
379#define DMA1_4_X_MODIFY 0xFFC01D14 /* DMA1 Channel 4 Inner Loop Addr Increment */
380#define DMA1_4_Y_MODIFY 0xFFC01D1C /* DMA1 Channel 4 Outer Loop Addr Increment */
381#define DMA1_4_CURR_DESC_PTR 0xFFC01D20 /* DMA1 Channel 4 Current Descriptor Pointer */
382#define DMA1_4_CURR_ADDR 0xFFC01D24 /* DMA1 Channel 4 Current Address Pointer */
383#define DMA1_4_CURR_X_COUNT 0xFFC01D30 /* DMA1 Channel 4 Current Inner Loop Count */
384#define DMA1_4_CURR_Y_COUNT 0xFFC01D38 /* DMA1 Channel 4 Current Outer Loop Count */
385#define DMA1_4_IRQ_STATUS 0xFFC01D28 /* DMA1 Channel 4 Interrupt Status Register */
386#define DMA1_4_PERIPHERAL_MAP 0xFFC01D2C /* DMA1 Channel 4 Peripheral Map Register */
387
388#define DMA1_5_CONFIG 0xFFC01D48 /* DMA1 Channel 5 Configuration register */
389#define DMA1_5_NEXT_DESC_PTR 0xFFC01D40 /* DMA1 Channel 5 Next Descripter Ptr Reg */
390#define DMA1_5_START_ADDR 0xFFC01D44 /* DMA1 Channel 5 Start Address */
391#define DMA1_5_X_COUNT 0xFFC01D50 /* DMA1 Channel 5 Inner Loop Count */
392#define DMA1_5_Y_COUNT 0xFFC01D58 /* DMA1 Channel 5 Outer Loop Count */
393#define DMA1_5_X_MODIFY 0xFFC01D54 /* DMA1 Channel 5 Inner Loop Addr Increment */
394#define DMA1_5_Y_MODIFY 0xFFC01D5C /* DMA1 Channel 5 Outer Loop Addr Increment */
395#define DMA1_5_CURR_DESC_PTR 0xFFC01D60 /* DMA1 Channel 5 Current Descriptor Pointer */
396#define DMA1_5_CURR_ADDR 0xFFC01D64 /* DMA1 Channel 5 Current Address Pointer */
397#define DMA1_5_CURR_X_COUNT 0xFFC01D70 /* DMA1 Channel 5 Current Inner Loop Count */
398#define DMA1_5_CURR_Y_COUNT 0xFFC01D78 /* DMA1 Channel 5 Current Outer Loop Count */
399#define DMA1_5_IRQ_STATUS 0xFFC01D68 /* DMA1 Channel 5 Interrupt Status Register */
400#define DMA1_5_PERIPHERAL_MAP 0xFFC01D6C /* DMA1 Channel 5 Peripheral Map Register */
401
402#define DMA1_6_CONFIG 0xFFC01D88 /* DMA1 Channel 6 Configuration register */
403#define DMA1_6_NEXT_DESC_PTR 0xFFC01D80 /* DMA1 Channel 6 Next Descripter Ptr Reg */
404#define DMA1_6_START_ADDR 0xFFC01D84 /* DMA1 Channel 6 Start Address */
405#define DMA1_6_X_COUNT 0xFFC01D90 /* DMA1 Channel 6 Inner Loop Count */
406#define DMA1_6_Y_COUNT 0xFFC01D98 /* DMA1 Channel 6 Outer Loop Count */
407#define DMA1_6_X_MODIFY 0xFFC01D94 /* DMA1 Channel 6 Inner Loop Addr Increment */
408#define DMA1_6_Y_MODIFY 0xFFC01D9C /* DMA1 Channel 6 Outer Loop Addr Increment */
409#define DMA1_6_CURR_DESC_PTR 0xFFC01DA0 /* DMA1 Channel 6 Current Descriptor Pointer */
410#define DMA1_6_CURR_ADDR 0xFFC01DA4 /* DMA1 Channel 6 Current Address Pointer */
411#define DMA1_6_CURR_X_COUNT 0xFFC01DB0 /* DMA1 Channel 6 Current Inner Loop Count */
412#define DMA1_6_CURR_Y_COUNT 0xFFC01DB8 /* DMA1 Channel 6 Current Outer Loop Count */
413#define DMA1_6_IRQ_STATUS 0xFFC01DA8 /* DMA1 Channel 6 Interrupt Status Register */
414#define DMA1_6_PERIPHERAL_MAP 0xFFC01DAC /* DMA1 Channel 6 Peripheral Map Register */
415
416#define DMA1_7_CONFIG 0xFFC01DC8 /* DMA1 Channel 7 Configuration register */
417#define DMA1_7_NEXT_DESC_PTR 0xFFC01DC0 /* DMA1 Channel 7 Next Descripter Ptr Reg */
418#define DMA1_7_START_ADDR 0xFFC01DC4 /* DMA1 Channel 7 Start Address */
419#define DMA1_7_X_COUNT 0xFFC01DD0 /* DMA1 Channel 7 Inner Loop Count */
420#define DMA1_7_Y_COUNT 0xFFC01DD8 /* DMA1 Channel 7 Outer Loop Count */
421#define DMA1_7_X_MODIFY 0xFFC01DD4 /* DMA1 Channel 7 Inner Loop Addr Increment */
422#define DMA1_7_Y_MODIFY 0xFFC01DDC /* DMA1 Channel 7 Outer Loop Addr Increment */
423#define DMA1_7_CURR_DESC_PTR 0xFFC01DE0 /* DMA1 Channel 7 Current Descriptor Pointer */
424#define DMA1_7_CURR_ADDR 0xFFC01DE4 /* DMA1 Channel 7 Current Address Pointer */
425#define DMA1_7_CURR_X_COUNT 0xFFC01DF0 /* DMA1 Channel 7 Current Inner Loop Count */
426#define DMA1_7_CURR_Y_COUNT 0xFFC01DF8 /* DMA1 Channel 7 Current Outer Loop Count */
427#define DMA1_7_IRQ_STATUS 0xFFC01DE8 /* DMA1 Channel 7 Interrupt Status Register */
428#define DMA1_7_PERIPHERAL_MAP 0xFFC01DEC /* DMA1 Channel 7 Peripheral Map Register */
429
430#define DMA1_8_CONFIG 0xFFC01E08 /* DMA1 Channel 8 Configuration register */
431#define DMA1_8_NEXT_DESC_PTR 0xFFC01E00 /* DMA1 Channel 8 Next Descripter Ptr Reg */
432#define DMA1_8_START_ADDR 0xFFC01E04 /* DMA1 Channel 8 Start Address */
433#define DMA1_8_X_COUNT 0xFFC01E10 /* DMA1 Channel 8 Inner Loop Count */
434#define DMA1_8_Y_COUNT 0xFFC01E18 /* DMA1 Channel 8 Outer Loop Count */
435#define DMA1_8_X_MODIFY 0xFFC01E14 /* DMA1 Channel 8 Inner Loop Addr Increment */
436#define DMA1_8_Y_MODIFY 0xFFC01E1C /* DMA1 Channel 8 Outer Loop Addr Increment */
437#define DMA1_8_CURR_DESC_PTR 0xFFC01E20 /* DMA1 Channel 8 Current Descriptor Pointer */
438#define DMA1_8_CURR_ADDR 0xFFC01E24 /* DMA1 Channel 8 Current Address Pointer */
439#define DMA1_8_CURR_X_COUNT 0xFFC01E30 /* DMA1 Channel 8 Current Inner Loop Count */
440#define DMA1_8_CURR_Y_COUNT 0xFFC01E38 /* DMA1 Channel 8 Current Outer Loop Count */
441#define DMA1_8_IRQ_STATUS 0xFFC01E28 /* DMA1 Channel 8 Interrupt Status Register */
442#define DMA1_8_PERIPHERAL_MAP 0xFFC01E2C /* DMA1 Channel 8 Peripheral Map Register */
443
444#define DMA1_9_CONFIG 0xFFC01E48 /* DMA1 Channel 9 Configuration register */
445#define DMA1_9_NEXT_DESC_PTR 0xFFC01E40 /* DMA1 Channel 9 Next Descripter Ptr Reg */
446#define DMA1_9_START_ADDR 0xFFC01E44 /* DMA1 Channel 9 Start Address */
447#define DMA1_9_X_COUNT 0xFFC01E50 /* DMA1 Channel 9 Inner Loop Count */
448#define DMA1_9_Y_COUNT 0xFFC01E58 /* DMA1 Channel 9 Outer Loop Count */
449#define DMA1_9_X_MODIFY 0xFFC01E54 /* DMA1 Channel 9 Inner Loop Addr Increment */
450#define DMA1_9_Y_MODIFY 0xFFC01E5C /* DMA1 Channel 9 Outer Loop Addr Increment */
451#define DMA1_9_CURR_DESC_PTR 0xFFC01E60 /* DMA1 Channel 9 Current Descriptor Pointer */
452#define DMA1_9_CURR_ADDR 0xFFC01E64 /* DMA1 Channel 9 Current Address Pointer */
453#define DMA1_9_CURR_X_COUNT 0xFFC01E70 /* DMA1 Channel 9 Current Inner Loop Count */
454#define DMA1_9_CURR_Y_COUNT 0xFFC01E78 /* DMA1 Channel 9 Current Outer Loop Count */
455#define DMA1_9_IRQ_STATUS 0xFFC01E68 /* DMA1 Channel 9 Interrupt Status Register */
456#define DMA1_9_PERIPHERAL_MAP 0xFFC01E6C /* DMA1 Channel 9 Peripheral Map Register */
457
458#define DMA1_10_CONFIG 0xFFC01E88 /* DMA1 Channel 10 Configuration register */
459#define DMA1_10_NEXT_DESC_PTR 0xFFC01E80 /* DMA1 Channel 10 Next Descripter Ptr Reg */
460#define DMA1_10_START_ADDR 0xFFC01E84 /* DMA1 Channel 10 Start Address */
461#define DMA1_10_X_COUNT 0xFFC01E90 /* DMA1 Channel 10 Inner Loop Count */
462#define DMA1_10_Y_COUNT 0xFFC01E98 /* DMA1 Channel 10 Outer Loop Count */
463#define DMA1_10_X_MODIFY 0xFFC01E94 /* DMA1 Channel 10 Inner Loop Addr Increment */
464#define DMA1_10_Y_MODIFY 0xFFC01E9C /* DMA1 Channel 10 Outer Loop Addr Increment */
465#define DMA1_10_CURR_DESC_PTR 0xFFC01EA0 /* DMA1 Channel 10 Current Descriptor Pointer */
466#define DMA1_10_CURR_ADDR 0xFFC01EA4 /* DMA1 Channel 10 Current Address Pointer */
467#define DMA1_10_CURR_X_COUNT 0xFFC01EB0 /* DMA1 Channel 10 Current Inner Loop Count */
468#define DMA1_10_CURR_Y_COUNT 0xFFC01EB8 /* DMA1 Channel 10 Current Outer Loop Count */
469#define DMA1_10_IRQ_STATUS 0xFFC01EA8 /* DMA1 Channel 10 Interrupt Status Register */
470#define DMA1_10_PERIPHERAL_MAP 0xFFC01EAC /* DMA1 Channel 10 Peripheral Map Register */
471
472#define DMA1_11_CONFIG 0xFFC01EC8 /* DMA1 Channel 11 Configuration register */
473#define DMA1_11_NEXT_DESC_PTR 0xFFC01EC0 /* DMA1 Channel 11 Next Descripter Ptr Reg */
474#define DMA1_11_START_ADDR 0xFFC01EC4 /* DMA1 Channel 11 Start Address */
475#define DMA1_11_X_COUNT 0xFFC01ED0 /* DMA1 Channel 11 Inner Loop Count */
476#define DMA1_11_Y_COUNT 0xFFC01ED8 /* DMA1 Channel 11 Outer Loop Count */
477#define DMA1_11_X_MODIFY 0xFFC01ED4 /* DMA1 Channel 11 Inner Loop Addr Increment */
478#define DMA1_11_Y_MODIFY 0xFFC01EDC /* DMA1 Channel 11 Outer Loop Addr Increment */
479#define DMA1_11_CURR_DESC_PTR 0xFFC01EE0 /* DMA1 Channel 11 Current Descriptor Pointer */
480#define DMA1_11_CURR_ADDR 0xFFC01EE4 /* DMA1 Channel 11 Current Address Pointer */
481#define DMA1_11_CURR_X_COUNT 0xFFC01EF0 /* DMA1 Channel 11 Current Inner Loop Count */
482#define DMA1_11_CURR_Y_COUNT 0xFFC01EF8 /* DMA1 Channel 11 Current Outer Loop Count */
483#define DMA1_11_IRQ_STATUS 0xFFC01EE8 /* DMA1 Channel 11 Interrupt Status Register */
484#define DMA1_11_PERIPHERAL_MAP 0xFFC01EEC /* DMA1 Channel 11 Peripheral Map Register */
485
486/* Memory DMA1 Controller registers (0xFFC0 1E80-0xFFC0 1FFF) */
487#define MDMA1_D0_CONFIG 0xFFC01F08 /* MemDMA1 Stream 0 Destination Configuration */
488#define MDMA1_D0_NEXT_DESC_PTR 0xFFC01F00 /* MemDMA1 Stream 0 Destination Next Descriptor Ptr Reg */
489#define MDMA1_D0_START_ADDR 0xFFC01F04 /* MemDMA1 Stream 0 Destination Start Address */
490#define MDMA1_D0_X_COUNT 0xFFC01F10 /* MemDMA1 Stream 0 Destination Inner-Loop Count */
491#define MDMA1_D0_Y_COUNT 0xFFC01F18 /* MemDMA1 Stream 0 Destination Outer-Loop Count */
492#define MDMA1_D0_X_MODIFY 0xFFC01F14 /* MemDMA1 Stream 0 Dest Inner-Loop Address-Increment */
493#define MDMA1_D0_Y_MODIFY 0xFFC01F1C /* MemDMA1 Stream 0 Dest Outer-Loop Address-Increment */
494#define MDMA1_D0_CURR_DESC_PTR 0xFFC01F20 /* MemDMA1 Stream 0 Dest Current Descriptor Ptr reg */
495#define MDMA1_D0_CURR_ADDR 0xFFC01F24 /* MemDMA1 Stream 0 Destination Current Address */
496#define MDMA1_D0_CURR_X_COUNT 0xFFC01F30 /* MemDMA1 Stream 0 Dest Current Inner-Loop Count */
497#define MDMA1_D0_CURR_Y_COUNT 0xFFC01F38 /* MemDMA1 Stream 0 Dest Current Outer-Loop Count */
498#define MDMA1_D0_IRQ_STATUS 0xFFC01F28 /* MemDMA1 Stream 0 Destination Interrupt/Status */
499#define MDMA1_D0_PERIPHERAL_MAP 0xFFC01F2C /* MemDMA1 Stream 0 Destination Peripheral Map */
500
501#define MDMA1_S0_CONFIG 0xFFC01F48 /* MemDMA1 Stream 0 Source Configuration */
502#define MDMA1_S0_NEXT_DESC_PTR 0xFFC01F40 /* MemDMA1 Stream 0 Source Next Descriptor Ptr Reg */
503#define MDMA1_S0_START_ADDR 0xFFC01F44 /* MemDMA1 Stream 0 Source Start Address */
504#define MDMA1_S0_X_COUNT 0xFFC01F50 /* MemDMA1 Stream 0 Source Inner-Loop Count */
505#define MDMA1_S0_Y_COUNT 0xFFC01F58 /* MemDMA1 Stream 0 Source Outer-Loop Count */
506#define MDMA1_S0_X_MODIFY 0xFFC01F54 /* MemDMA1 Stream 0 Source Inner-Loop Address-Increment */
507#define MDMA1_S0_Y_MODIFY 0xFFC01F5C /* MemDMA1 Stream 0 Source Outer-Loop Address-Increment */
508#define MDMA1_S0_CURR_DESC_PTR 0xFFC01F60 /* MemDMA1 Stream 0 Source Current Descriptor Ptr reg */
509#define MDMA1_S0_CURR_ADDR 0xFFC01F64 /* MemDMA1 Stream 0 Source Current Address */
510#define MDMA1_S0_CURR_X_COUNT 0xFFC01F70 /* MemDMA1 Stream 0 Source Current Inner-Loop Count */
511#define MDMA1_S0_CURR_Y_COUNT ` 0xFFC01F78 /* MemDMA1 Stream 0 Source Current Outer-Loop Count */
512#define MDMA1_S0_IRQ_STATUS 0xFFC01F68 /* MemDMA1 Stream 0 Source Interrupt/Status */
513#define MDMA1_S0_PERIPHERAL_MAP 0xFFC01F6C /* MemDMA1 Stream 0 Source Peripheral Map */
514
515#define MDMA1_D1_CONFIG 0xFFC01F88 /* MemDMA1 Stream 1 Destination Configuration */
516#define MDMA1_D1_NEXT_DESC_PTR 0xFFC01F80 /* MemDMA1 Stream 1 Destination Next Descriptor Ptr Reg */
517#define MDMA1_D1_START_ADDR 0xFFC01F84 /* MemDMA1 Stream 1 Destination Start Address */
518#define MDMA1_D1_X_COUNT 0xFFC01F90 /* MemDMA1 Stream 1 Destination Inner-Loop Count */
519#define MDMA1_D1_Y_COUNT 0xFFC01F98 /* MemDMA1 Stream 1 Destination Outer-Loop Count */
520#define MDMA1_D1_X_MODIFY 0xFFC01F94 /* MemDMA1 Stream 1 Dest Inner-Loop Address-Increment */
521#define MDMA1_D1_Y_MODIFY 0xFFC01F9C /* MemDMA1 Stream 1 Dest Outer-Loop Address-Increment */
522#define MDMA1_D1_CURR_DESC_PTR 0xFFC01FA0 /* MemDMA1 Stream 1 Dest Current Descriptor Ptr reg */
523#define MDMA1_D1_CURR_ADDR 0xFFC01FA4 /* MemDMA1 Stream 1 Dest Current Address */
524#define MDMA1_D1_CURR_X_COUNT 0xFFC01FB0 /* MemDMA1 Stream 1 Dest Current Inner-Loop Count */
525#define MDMA1_D1_CURR_Y_COUNT 0xFFC01FB8 /* MemDMA1 Stream 1 Dest Current Outer-Loop Count */
526#define MDMA1_D1_IRQ_STATUS 0xFFC01FA8 /* MemDMA1 Stream 1 Dest Interrupt/Status */
527#define MDMA1_D1_PERIPHERAL_MAP 0xFFC01FAC /* MemDMA1 Stream 1 Dest Peripheral Map */
528
529#define MDMA1_S1_CONFIG 0xFFC01FC8 /* MemDMA1 Stream 1 Source Configuration */
530#define MDMA1_S1_NEXT_DESC_PTR 0xFFC01FC0 /* MemDMA1 Stream 1 Source Next Descriptor Ptr Reg */
531#define MDMA1_S1_START_ADDR 0xFFC01FC4 /* MemDMA1 Stream 1 Source Start Address */
532#define MDMA1_S1_X_COUNT 0xFFC01FD0 /* MemDMA1 Stream 1 Source Inner-Loop Count */
533#define MDMA1_S1_Y_COUNT 0xFFC01FD8 /* MemDMA1 Stream 1 Source Outer-Loop Count */
534#define MDMA1_S1_X_MODIFY 0xFFC01FD4 /* MemDMA1 Stream 1 Source Inner-Loop Address-Increment */
535#define MDMA1_S1_Y_MODIFY 0xFFC01FDC /* MemDMA1 Stream 1 Source Outer-Loop Address-Increment */
536#define MDMA1_S1_CURR_DESC_PTR 0xFFC01FE0 /* MemDMA1 Stream 1 Source Current Descriptor Ptr reg */
537#define MDMA1_S1_CURR_ADDR 0xFFC01FE4 /* MemDMA1 Stream 1 Source Current Address */
538#define MDMA1_S1_CURR_X_COUNT 0xFFC01FF0 /* MemDMA1 Stream 1 Source Current Inner-Loop Count */
539#define MDMA1_S1_CURR_Y_COUNT 0xFFC01FF8 /* MemDMA1 Stream 1 Source Current Outer-Loop Count */
540#define MDMA1_S1_IRQ_STATUS 0xFFC01FE8 /* MemDMA1 Stream 1 Source Interrupt/Status */
541#define MDMA1_S1_PERIPHERAL_MAP 0xFFC01FEC /* MemDMA1 Stream 1 Source Peripheral Map */
542
543/* DMA2 Controller registers (0xFFC0 0C00-0xFFC0 0DFF) */
544#define DMA2_0_CONFIG 0xFFC00C08 /* DMA2 Channel 0 Configuration register */
545#define DMA2_0_NEXT_DESC_PTR 0xFFC00C00 /* DMA2 Channel 0 Next Descripter Ptr Reg */
546#define DMA2_0_START_ADDR 0xFFC00C04 /* DMA2 Channel 0 Start Address */
547#define DMA2_0_X_COUNT 0xFFC00C10 /* DMA2 Channel 0 Inner Loop Count */
548#define DMA2_0_Y_COUNT 0xFFC00C18 /* DMA2 Channel 0 Outer Loop Count */
549#define DMA2_0_X_MODIFY 0xFFC00C14 /* DMA2 Channel 0 Inner Loop Addr Increment */
550#define DMA2_0_Y_MODIFY 0xFFC00C1C /* DMA2 Channel 0 Outer Loop Addr Increment */
551#define DMA2_0_CURR_DESC_PTR 0xFFC00C20 /* DMA2 Channel 0 Current Descriptor Pointer */
552#define DMA2_0_CURR_ADDR 0xFFC00C24 /* DMA2 Channel 0 Current Address Pointer */
553#define DMA2_0_CURR_X_COUNT 0xFFC00C30 /* DMA2 Channel 0 Current Inner Loop Count */
554#define DMA2_0_CURR_Y_COUNT 0xFFC00C38 /* DMA2 Channel 0 Current Outer Loop Count */
555#define DMA2_0_IRQ_STATUS 0xFFC00C28 /* DMA2 Channel 0 Interrupt Status Register */
556#define DMA2_0_PERIPHERAL_MAP 0xFFC00C2C /* DMA2 Channel 0 Peripheral Map Register */
557
558#define DMA2_1_CONFIG 0xFFC00C48 /* DMA2 Channel 1 Configuration register */
559#define DMA2_1_NEXT_DESC_PTR 0xFFC00C40 /* DMA2 Channel 1 Next Descripter Ptr Reg */
560#define DMA2_1_START_ADDR 0xFFC00C44 /* DMA2 Channel 1 Start Address */
561#define DMA2_1_X_COUNT 0xFFC00C50 /* DMA2 Channel 1 Inner Loop Count */
562#define DMA2_1_Y_COUNT 0xFFC00C58 /* DMA2 Channel 1 Outer Loop Count */
563#define DMA2_1_X_MODIFY 0xFFC00C54 /* DMA2 Channel 1 Inner Loop Addr Increment */
564#define DMA2_1_Y_MODIFY 0xFFC00C5C /* DMA2 Channel 1 Outer Loop Addr Increment */
565#define DMA2_1_CURR_DESC_PTR 0xFFC00C60 /* DMA2 Channel 1 Current Descriptor Pointer */
566#define DMA2_1_CURR_ADDR 0xFFC00C64 /* DMA2 Channel 1 Current Address Pointer */
567#define DMA2_1_CURR_X_COUNT 0xFFC00C70 /* DMA2 Channel 1 Current Inner Loop Count */
568#define DMA2_1_CURR_Y_COUNT 0xFFC00C78 /* DMA2 Channel 1 Current Outer Loop Count */
569#define DMA2_1_IRQ_STATUS 0xFFC00C68 /* DMA2 Channel 1 Interrupt Status Register */
570#define DMA2_1_PERIPHERAL_MAP 0xFFC00C6C /* DMA2 Channel 1 Peripheral Map Register */
571
572#define DMA2_2_CONFIG 0xFFC00C88 /* DMA2 Channel 2 Configuration register */
573#define DMA2_2_NEXT_DESC_PTR 0xFFC00C80 /* DMA2 Channel 2 Next Descripter Ptr Reg */
574#define DMA2_2_START_ADDR 0xFFC00C84 /* DMA2 Channel 2 Start Address */
575#define DMA2_2_X_COUNT 0xFFC00C90 /* DMA2 Channel 2 Inner Loop Count */
576#define DMA2_2_Y_COUNT 0xFFC00C98 /* DMA2 Channel 2 Outer Loop Count */
577#define DMA2_2_X_MODIFY 0xFFC00C94 /* DMA2 Channel 2 Inner Loop Addr Increment */
578#define DMA2_2_Y_MODIFY 0xFFC00C9C /* DMA2 Channel 2 Outer Loop Addr Increment */
579#define DMA2_2_CURR_DESC_PTR 0xFFC00CA0 /* DMA2 Channel 2 Current Descriptor Pointer */
580#define DMA2_2_CURR_ADDR 0xFFC00CA4 /* DMA2 Channel 2 Current Address Pointer */
581#define DMA2_2_CURR_X_COUNT 0xFFC00CB0 /* DMA2 Channel 2 Current Inner Loop Count */
582#define DMA2_2_CURR_Y_COUNT 0xFFC00CB8 /* DMA2 Channel 2 Current Outer Loop Count */
583#define DMA2_2_IRQ_STATUS 0xFFC00CA8 /* DMA2 Channel 2 Interrupt Status Register */
584#define DMA2_2_PERIPHERAL_MAP 0xFFC00CAC /* DMA2 Channel 2 Peripheral Map Register */
585
586#define DMA2_3_CONFIG 0xFFC00CC8 /* DMA2 Channel 3 Configuration register */
587#define DMA2_3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA2 Channel 3 Next Descripter Ptr Reg */
588#define DMA2_3_START_ADDR 0xFFC00CC4 /* DMA2 Channel 3 Start Address */
589#define DMA2_3_X_COUNT 0xFFC00CD0 /* DMA2 Channel 3 Inner Loop Count */
590#define DMA2_3_Y_COUNT 0xFFC00CD8 /* DMA2 Channel 3 Outer Loop Count */
591#define DMA2_3_X_MODIFY 0xFFC00CD4 /* DMA2 Channel 3 Inner Loop Addr Increment */
592#define DMA2_3_Y_MODIFY 0xFFC00CDC /* DMA2 Channel 3 Outer Loop Addr Increment */
593#define DMA2_3_CURR_DESC_PTR 0xFFC00CE0 /* DMA2 Channel 3 Current Descriptor Pointer */
594#define DMA2_3_CURR_ADDR 0xFFC00CE4 /* DMA2 Channel 3 Current Address Pointer */
595#define DMA2_3_CURR_X_COUNT 0xFFC00CF0 /* DMA2 Channel 3 Current Inner Loop Count */
596#define DMA2_3_CURR_Y_COUNT 0xFFC00CF8 /* DMA2 Channel 3 Current Outer Loop Count */
597#define DMA2_3_IRQ_STATUS 0xFFC00CE8 /* DMA2 Channel 3 Interrupt Status Register */
598#define DMA2_3_PERIPHERAL_MAP 0xFFC00CEC /* DMA2 Channel 3 Peripheral Map Register */
599
600#define DMA2_4_CONFIG 0xFFC00D08 /* DMA2 Channel 4 Configuration register */
601#define DMA2_4_NEXT_DESC_PTR 0xFFC00D00 /* DMA2 Channel 4 Next Descripter Ptr Reg */
602#define DMA2_4_START_ADDR 0xFFC00D04 /* DMA2 Channel 4 Start Address */
603#define DMA2_4_X_COUNT 0xFFC00D10 /* DMA2 Channel 4 Inner Loop Count */
604#define DMA2_4_Y_COUNT 0xFFC00D18 /* DMA2 Channel 4 Outer Loop Count */
605#define DMA2_4_X_MODIFY 0xFFC00D14 /* DMA2 Channel 4 Inner Loop Addr Increment */
606#define DMA2_4_Y_MODIFY 0xFFC00D1C /* DMA2 Channel 4 Outer Loop Addr Increment */
607#define DMA2_4_CURR_DESC_PTR 0xFFC00D20 /* DMA2 Channel 4 Current Descriptor Pointer */
608#define DMA2_4_CURR_ADDR 0xFFC00D24 /* DMA2 Channel 4 Current Address Pointer */
609#define DMA2_4_CURR_X_COUNT 0xFFC00D30 /* DMA2 Channel 4 Current Inner Loop Count */
610#define DMA2_4_CURR_Y_COUNT 0xFFC00D38 /* DMA2 Channel 4 Current Outer Loop Count */
611#define DMA2_4_IRQ_STATUS 0xFFC00D28 /* DMA2 Channel 4 Interrupt Status Register */
612#define DMA2_4_PERIPHERAL_MAP 0xFFC00D2C /* DMA2 Channel 4 Peripheral Map Register */
613
614#define DMA2_5_CONFIG 0xFFC00D48 /* DMA2 Channel 5 Configuration register */
615#define DMA2_5_NEXT_DESC_PTR 0xFFC00D40 /* DMA2 Channel 5 Next Descripter Ptr Reg */
616#define DMA2_5_START_ADDR 0xFFC00D44 /* DMA2 Channel 5 Start Address */
617#define DMA2_5_X_COUNT 0xFFC00D50 /* DMA2 Channel 5 Inner Loop Count */
618#define DMA2_5_Y_COUNT 0xFFC00D58 /* DMA2 Channel 5 Outer Loop Count */
619#define DMA2_5_X_MODIFY 0xFFC00D54 /* DMA2 Channel 5 Inner Loop Addr Increment */
620#define DMA2_5_Y_MODIFY 0xFFC00D5C /* DMA2 Channel 5 Outer Loop Addr Increment */
621#define DMA2_5_CURR_DESC_PTR 0xFFC00D60 /* DMA2 Channel 5 Current Descriptor Pointer */
622#define DMA2_5_CURR_ADDR 0xFFC00D64 /* DMA2 Channel 5 Current Address Pointer */
623#define DMA2_5_CURR_X_COUNT 0xFFC00D70 /* DMA2 Channel 5 Current Inner Loop Count */
624#define DMA2_5_CURR_Y_COUNT 0xFFC00D78 /* DMA2 Channel 5 Current Outer Loop Count */
625#define DMA2_5_IRQ_STATUS 0xFFC00D68 /* DMA2 Channel 5 Interrupt Status Register */
626#define DMA2_5_PERIPHERAL_MAP 0xFFC00D6C /* DMA2 Channel 5 Peripheral Map Register */
627
628#define DMA2_6_CONFIG 0xFFC00D88 /* DMA2 Channel 6 Configuration register */
629#define DMA2_6_NEXT_DESC_PTR 0xFFC00D80 /* DMA2 Channel 6 Next Descripter Ptr Reg */
630#define DMA2_6_START_ADDR 0xFFC00D84 /* DMA2 Channel 6 Start Address */
631#define DMA2_6_X_COUNT 0xFFC00D90 /* DMA2 Channel 6 Inner Loop Count */
632#define DMA2_6_Y_COUNT 0xFFC00D98 /* DMA2 Channel 6 Outer Loop Count */
633#define DMA2_6_X_MODIFY 0xFFC00D94 /* DMA2 Channel 6 Inner Loop Addr Increment */
634#define DMA2_6_Y_MODIFY 0xFFC00D9C /* DMA2 Channel 6 Outer Loop Addr Increment */
635#define DMA2_6_CURR_DESC_PTR 0xFFC00DA0 /* DMA2 Channel 6 Current Descriptor Pointer */
636#define DMA2_6_CURR_ADDR 0xFFC00DA4 /* DMA2 Channel 6 Current Address Pointer */
637#define DMA2_6_CURR_X_COUNT 0xFFC00DB0 /* DMA2 Channel 6 Current Inner Loop Count */
638#define DMA2_6_CURR_Y_COUNT 0xFFC00DB8 /* DMA2 Channel 6 Current Outer Loop Count */
639#define DMA2_6_IRQ_STATUS 0xFFC00DA8 /* DMA2 Channel 6 Interrupt Status Register */
640#define DMA2_6_PERIPHERAL_MAP 0xFFC00DAC /* DMA2 Channel 6 Peripheral Map Register */
641
642#define DMA2_7_CONFIG 0xFFC00DC8 /* DMA2 Channel 7 Configuration register */
643#define DMA2_7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA2 Channel 7 Next Descripter Ptr Reg */
644#define DMA2_7_START_ADDR 0xFFC00DC4 /* DMA2 Channel 7 Start Address */
645#define DMA2_7_X_COUNT 0xFFC00DD0 /* DMA2 Channel 7 Inner Loop Count */
646#define DMA2_7_Y_COUNT 0xFFC00DD8 /* DMA2 Channel 7 Outer Loop Count */
647#define DMA2_7_X_MODIFY 0xFFC00DD4 /* DMA2 Channel 7 Inner Loop Addr Increment */
648#define DMA2_7_Y_MODIFY 0xFFC00DDC /* DMA2 Channel 7 Outer Loop Addr Increment */
649#define DMA2_7_CURR_DESC_PTR 0xFFC00DE0 /* DMA2 Channel 7 Current Descriptor Pointer */
650#define DMA2_7_CURR_ADDR 0xFFC00DE4 /* DMA2 Channel 7 Current Address Pointer */
651#define DMA2_7_CURR_X_COUNT 0xFFC00DF0 /* DMA2 Channel 7 Current Inner Loop Count */
652#define DMA2_7_CURR_Y_COUNT 0xFFC00DF8 /* DMA2 Channel 7 Current Outer Loop Count */
653#define DMA2_7_IRQ_STATUS 0xFFC00DE8 /* DMA2 Channel 7 Interrupt Status Register */
654#define DMA2_7_PERIPHERAL_MAP 0xFFC00DEC /* DMA2 Channel 7 Peripheral Map Register */
655
656#define DMA2_8_CONFIG 0xFFC00E08 /* DMA2 Channel 8 Configuration register */
657#define DMA2_8_NEXT_DESC_PTR 0xFFC00E00 /* DMA2 Channel 8 Next Descripter Ptr Reg */
658#define DMA2_8_START_ADDR 0xFFC00E04 /* DMA2 Channel 8 Start Address */
659#define DMA2_8_X_COUNT 0xFFC00E10 /* DMA2 Channel 8 Inner Loop Count */
660#define DMA2_8_Y_COUNT 0xFFC00E18 /* DMA2 Channel 8 Outer Loop Count */
661#define DMA2_8_X_MODIFY 0xFFC00E14 /* DMA2 Channel 8 Inner Loop Addr Increment */
662#define DMA2_8_Y_MODIFY 0xFFC00E1C /* DMA2 Channel 8 Outer Loop Addr Increment */
663#define DMA2_8_CURR_DESC_PTR 0xFFC00E20 /* DMA2 Channel 8 Current Descriptor Pointer */
664#define DMA2_8_CURR_ADDR 0xFFC00E24 /* DMA2 Channel 8 Current Address Pointer */
665#define DMA2_8_CURR_X_COUNT 0xFFC00E30 /* DMA2 Channel 8 Current Inner Loop Count */
666#define DMA2_8_CURR_Y_COUNT 0xFFC00E38 /* DMA2 Channel 8 Current Outer Loop Count */
667#define DMA2_8_IRQ_STATUS 0xFFC00E28 /* DMA2 Channel 8 Interrupt Status Register */
668#define DMA2_8_PERIPHERAL_MAP 0xFFC00E2C /* DMA2 Channel 8 Peripheral Map Register */
669
670#define DMA2_9_CONFIG 0xFFC00E48 /* DMA2 Channel 9 Configuration register */
671#define DMA2_9_NEXT_DESC_PTR 0xFFC00E40 /* DMA2 Channel 9 Next Descripter Ptr Reg */
672#define DMA2_9_START_ADDR 0xFFC00E44 /* DMA2 Channel 9 Start Address */
673#define DMA2_9_X_COUNT 0xFFC00E50 /* DMA2 Channel 9 Inner Loop Count */
674#define DMA2_9_Y_COUNT 0xFFC00E58 /* DMA2 Channel 9 Outer Loop Count */
675#define DMA2_9_X_MODIFY 0xFFC00E54 /* DMA2 Channel 9 Inner Loop Addr Increment */
676#define DMA2_9_Y_MODIFY 0xFFC00E5C /* DMA2 Channel 9 Outer Loop Addr Increment */
677#define DMA2_9_CURR_DESC_PTR 0xFFC00E60 /* DMA2 Channel 9 Current Descriptor Pointer */
678#define DMA2_9_CURR_ADDR 0xFFC00E64 /* DMA2 Channel 9 Current Address Pointer */
679#define DMA2_9_CURR_X_COUNT 0xFFC00E70 /* DMA2 Channel 9 Current Inner Loop Count */
680#define DMA2_9_CURR_Y_COUNT 0xFFC00E78 /* DMA2 Channel 9 Current Outer Loop Count */
681#define DMA2_9_IRQ_STATUS 0xFFC00E68 /* DMA2 Channel 9 Interrupt Status Register */
682#define DMA2_9_PERIPHERAL_MAP 0xFFC00E6C /* DMA2 Channel 9 Peripheral Map Register */
683
684#define DMA2_10_CONFIG 0xFFC00E88 /* DMA2 Channel 10 Configuration register */
685#define DMA2_10_NEXT_DESC_PTR 0xFFC00E80 /* DMA2 Channel 10 Next Descripter Ptr Reg */
686#define DMA2_10_START_ADDR 0xFFC00E84 /* DMA2 Channel 10 Start Address */
687#define DMA2_10_X_COUNT 0xFFC00E90 /* DMA2 Channel 10 Inner Loop Count */
688#define DMA2_10_Y_COUNT 0xFFC00E98 /* DMA2 Channel 10 Outer Loop Count */
689#define DMA2_10_X_MODIFY 0xFFC00E94 /* DMA2 Channel 10 Inner Loop Addr Increment */
690#define DMA2_10_Y_MODIFY 0xFFC00E9C /* DMA2 Channel 10 Outer Loop Addr Increment */
691#define DMA2_10_CURR_DESC_PTR 0xFFC00EA0 /* DMA2 Channel 10 Current Descriptor Pointer */
692#define DMA2_10_CURR_ADDR 0xFFC00EA4 /* DMA2 Channel 10 Current Address Pointer */
693#define DMA2_10_CURR_X_COUNT 0xFFC00EB0 /* DMA2 Channel 10 Current Inner Loop Count */
694#define DMA2_10_CURR_Y_COUNT 0xFFC00EB8 /* DMA2 Channel 10 Current Outer Loop Count */
695#define DMA2_10_IRQ_STATUS 0xFFC00EA8 /* DMA2 Channel 10 Interrupt Status Register */
696#define DMA2_10_PERIPHERAL_MAP 0xFFC00EAC /* DMA2 Channel 10 Peripheral Map Register */
697
698#define DMA2_11_CONFIG 0xFFC00EC8 /* DMA2 Channel 11 Configuration register */
699#define DMA2_11_NEXT_DESC_PTR 0xFFC00EC0 /* DMA2 Channel 11 Next Descripter Ptr Reg */
700#define DMA2_11_START_ADDR 0xFFC00EC4 /* DMA2 Channel 11 Start Address */
701#define DMA2_11_X_COUNT 0xFFC00ED0 /* DMA2 Channel 11 Inner Loop Count */
702#define DMA2_11_Y_COUNT 0xFFC00ED8 /* DMA2 Channel 11 Outer Loop Count */
703#define DMA2_11_X_MODIFY 0xFFC00ED4 /* DMA2 Channel 11 Inner Loop Addr Increment */
704#define DMA2_11_Y_MODIFY 0xFFC00EDC /* DMA2 Channel 11 Outer Loop Addr Increment */
705#define DMA2_11_CURR_DESC_PTR 0xFFC00EE0 /* DMA2 Channel 11 Current Descriptor Pointer */
706#define DMA2_11_CURR_ADDR 0xFFC00EE4 /* DMA2 Channel 11 Current Address Pointer */
707#define DMA2_11_CURR_X_COUNT 0xFFC00EF0 /* DMA2 Channel 11 Current Inner Loop Count */
708#define DMA2_11_CURR_Y_COUNT 0xFFC00EF8 /* DMA2 Channel 11 Current Outer Loop Count */
709#define DMA2_11_IRQ_STATUS 0xFFC00EE8 /* DMA2 Channel 11 Interrupt Status Register */
710#define DMA2_11_PERIPHERAL_MAP 0xFFC00EEC /* DMA2 Channel 11 Peripheral Map Register */
711
712/* Memory DMA2 Controller registers (0xFFC0 0E80-0xFFC0 0FFF) */
713#define MDMA2_D0_CONFIG 0xFFC00F08 /* MemDMA2 Stream 0 Destination Configuration register */
714#define MDMA2_D0_NEXT_DESC_PTR 0xFFC00F00 /* MemDMA2 Stream 0 Destination Next Descriptor Ptr Reg */
715#define MDMA2_D0_START_ADDR 0xFFC00F04 /* MemDMA2 Stream 0 Destination Start Address */
716#define MDMA2_D0_X_COUNT 0xFFC00F10 /* MemDMA2 Stream 0 Dest Inner-Loop Count register */
717#define MDMA2_D0_Y_COUNT 0xFFC00F18 /* MemDMA2 Stream 0 Dest Outer-Loop Count register */
718#define MDMA2_D0_X_MODIFY 0xFFC00F14 /* MemDMA2 Stream 0 Dest Inner-Loop Address-Increment */
719#define MDMA2_D0_Y_MODIFY 0xFFC00F1C /* MemDMA2 Stream 0 Dest Outer-Loop Address-Increment */
720#define MDMA2_D0_CURR_DESC_PTR 0xFFC00F20 /* MemDMA2 Stream 0 Dest Current Descriptor Ptr reg */
721#define MDMA2_D0_CURR_ADDR 0xFFC00F24 /* MemDMA2 Stream 0 Destination Current Address */
722#define MDMA2_D0_CURR_X_COUNT 0xFFC00F30 /* MemDMA2 Stream 0 Dest Current Inner-Loop Count reg */
723#define MDMA2_D0_CURR_Y_COUNT 0xFFC00F38 /* MemDMA2 Stream 0 Dest Current Outer-Loop Count reg */
724#define MDMA2_D0_IRQ_STATUS 0xFFC00F28 /* MemDMA2 Stream 0 Dest Interrupt/Status Register */
725#define MDMA2_D0_PERIPHERAL_MAP 0xFFC00F2C /* MemDMA2 Stream 0 Destination Peripheral Map register */
726
727#define MDMA2_S0_CONFIG 0xFFC00F48 /* MemDMA2 Stream 0 Source Configuration register */
728#define MDMA2_S0_NEXT_DESC_PTR 0xFFC00F40 /* MemDMA2 Stream 0 Source Next Descriptor Ptr Reg */
729#define MDMA2_S0_START_ADDR 0xFFC00F44 /* MemDMA2 Stream 0 Source Start Address */
730#define MDMA2_S0_X_COUNT 0xFFC00F50 /* MemDMA2 Stream 0 Source Inner-Loop Count register */
731#define MDMA2_S0_Y_COUNT 0xFFC00F58 /* MemDMA2 Stream 0 Source Outer-Loop Count register */
732#define MDMA2_S0_X_MODIFY 0xFFC00F54 /* MemDMA2 Stream 0 Src Inner-Loop Addr-Increment reg */
733#define MDMA2_S0_Y_MODIFY 0xFFC00F5C /* MemDMA2 Stream 0 Src Outer-Loop Addr-Increment reg */
734#define MDMA2_S0_CURR_DESC_PTR 0xFFC00F60 /* MemDMA2 Stream 0 Source Current Descriptor Ptr reg */
735#define MDMA2_S0_CURR_ADDR 0xFFC00F64 /* MemDMA2 Stream 0 Source Current Address */
736#define MDMA2_S0_CURR_X_COUNT 0xFFC00F70 /* MemDMA2 Stream 0 Src Current Inner-Loop Count reg */
737#define MDMA2_S0_CURR_Y_COUNT 0xFFC00F78 /* MemDMA2 Stream 0 Src Current Outer-Loop Count reg */
738#define MDMA2_S0_IRQ_STATUS 0xFFC00F68 /* MemDMA2 Stream 0 Source Interrupt/Status Register */
739#define MDMA2_S0_PERIPHERAL_MAP 0xFFC00F6C /* MemDMA2 Stream 0 Source Peripheral Map register */
740
741#define MDMA2_D1_CONFIG 0xFFC00F88 /* MemDMA2 Stream 1 Destination Configuration register */
742#define MDMA2_D1_NEXT_DESC_PTR 0xFFC00F80 /* MemDMA2 Stream 1 Destination Next Descriptor Ptr Reg */
743#define MDMA2_D1_START_ADDR 0xFFC00F84 /* MemDMA2 Stream 1 Destination Start Address */
744#define MDMA2_D1_X_COUNT 0xFFC00F90 /* MemDMA2 Stream 1 Dest Inner-Loop Count register */
745#define MDMA2_D1_Y_COUNT 0xFFC00F98 /* MemDMA2 Stream 1 Dest Outer-Loop Count register */
746#define MDMA2_D1_X_MODIFY 0xFFC00F94 /* MemDMA2 Stream 1 Dest Inner-Loop Address-Increment */
747#define MDMA2_D1_Y_MODIFY 0xFFC00F9C /* MemDMA2 Stream 1 Dest Outer-Loop Address-Increment */
748#define MDMA2_D1_CURR_DESC_PTR 0xFFC00FA0 /* MemDMA2 Stream 1 Destination Current Descriptor Ptr */
749#define MDMA2_D1_CURR_ADDR 0xFFC00FA4 /* MemDMA2 Stream 1 Destination Current Address reg */
750#define MDMA2_D1_CURR_X_COUNT 0xFFC00FB0 /* MemDMA2 Stream 1 Dest Current Inner-Loop Count reg */
751#define MDMA2_D1_CURR_Y_COUNT 0xFFC00FB8 /* MemDMA2 Stream 1 Dest Current Outer-Loop Count reg */
752#define MDMA2_D1_IRQ_STATUS 0xFFC00FA8 /* MemDMA2 Stream 1 Destination Interrupt/Status Reg */
753#define MDMA2_D1_PERIPHERAL_MAP 0xFFC00FAC /* MemDMA2 Stream 1 Destination Peripheral Map register */
754
755#define MDMA2_S1_CONFIG 0xFFC00FC8 /* MemDMA2 Stream 1 Source Configuration register */
756#define MDMA2_S1_NEXT_DESC_PTR 0xFFC00FC0 /* MemDMA2 Stream 1 Source Next Descriptor Ptr Reg */
757#define MDMA2_S1_START_ADDR 0xFFC00FC4 /* MemDMA2 Stream 1 Source Start Address */
758#define MDMA2_S1_X_COUNT 0xFFC00FD0 /* MemDMA2 Stream 1 Source Inner-Loop Count register */
759#define MDMA2_S1_Y_COUNT 0xFFC00FD8 /* MemDMA2 Stream 1 Source Outer-Loop Count register */
760#define MDMA2_S1_X_MODIFY 0xFFC00FD4 /* MemDMA2 Stream 1 Src Inner-Loop Address-Increment */
761#define MDMA2_S1_Y_MODIFY 0xFFC00FDC /* MemDMA2 Stream 1 Source Outer-Loop Address-Increment */
762#define MDMA2_S1_CURR_DESC_PTR 0xFFC00FE0 /* MemDMA2 Stream 1 Source Current Descriptor Ptr reg */
763#define MDMA2_S1_CURR_ADDR 0xFFC00FE4 /* MemDMA2 Stream 1 Source Current Address */
764#define MDMA2_S1_CURR_X_COUNT 0xFFC00FF0 /* MemDMA2 Stream 1 Source Current Inner-Loop Count */
765#define MDMA2_S1_CURR_Y_COUNT 0xFFC00FF8 /* MemDMA2 Stream 1 Source Current Outer-Loop Count */
766#define MDMA2_S1_IRQ_STATUS 0xFFC00FE8 /* MemDMA2 Stream 1 Source Interrupt/Status Register */
767#define MDMA2_S1_PERIPHERAL_MAP 0xFFC00FEC /* MemDMA2 Stream 1 Source Peripheral Map register */
768
769/* Internal Memory DMA Registers (0xFFC0_1800 - 0xFFC0_19FF) */
770#define IMDMA_D0_CONFIG 0xFFC01808 /* IMDMA Stream 0 Destination Configuration */
771#define IMDMA_D0_NEXT_DESC_PTR 0xFFC01800 /* IMDMA Stream 0 Destination Next Descriptor Ptr Reg */
772#define IMDMA_D0_START_ADDR 0xFFC01804 /* IMDMA Stream 0 Destination Start Address */
773#define IMDMA_D0_X_COUNT 0xFFC01810 /* IMDMA Stream 0 Destination Inner-Loop Count */
774#define IMDMA_D0_Y_COUNT 0xFFC01818 /* IMDMA Stream 0 Destination Outer-Loop Count */
775#define IMDMA_D0_X_MODIFY 0xFFC01814 /* IMDMA Stream 0 Dest Inner-Loop Address-Increment */
776#define IMDMA_D0_Y_MODIFY 0xFFC0181C /* IMDMA Stream 0 Dest Outer-Loop Address-Increment */
777#define IMDMA_D0_CURR_DESC_PTR 0xFFC01820 /* IMDMA Stream 0 Destination Current Descriptor Ptr */
778#define IMDMA_D0_CURR_ADDR 0xFFC01824 /* IMDMA Stream 0 Destination Current Address */
779#define IMDMA_D0_CURR_X_COUNT 0xFFC01830 /* IMDMA Stream 0 Destination Current Inner-Loop Count */
780#define IMDMA_D0_CURR_Y_COUNT 0xFFC01838 /* IMDMA Stream 0 Destination Current Outer-Loop Count */
781#define IMDMA_D0_IRQ_STATUS 0xFFC01828 /* IMDMA Stream 0 Destination Interrupt/Status */
782
783#define IMDMA_S0_CONFIG 0xFFC01848 /* IMDMA Stream 0 Source Configuration */
784#define IMDMA_S0_NEXT_DESC_PTR 0xFFC01840 /* IMDMA Stream 0 Source Next Descriptor Ptr Reg */
785#define IMDMA_S0_START_ADDR 0xFFC01844 /* IMDMA Stream 0 Source Start Address */
786#define IMDMA_S0_X_COUNT 0xFFC01850 /* IMDMA Stream 0 Source Inner-Loop Count */
787#define IMDMA_S0_Y_COUNT 0xFFC01858 /* IMDMA Stream 0 Source Outer-Loop Count */
788#define IMDMA_S0_X_MODIFY 0xFFC01854 /* IMDMA Stream 0 Source Inner-Loop Address-Increment */
789#define IMDMA_S0_Y_MODIFY 0xFFC0185C /* IMDMA Stream 0 Source Outer-Loop Address-Increment */
790#define IMDMA_S0_CURR_DESC_PTR 0xFFC01860 /* IMDMA Stream 0 Source Current Descriptor Ptr reg */
791#define IMDMA_S0_CURR_ADDR 0xFFC01864 /* IMDMA Stream 0 Source Current Address */
792#define IMDMA_S0_CURR_X_COUNT 0xFFC01870 /* IMDMA Stream 0 Source Current Inner-Loop Count */
793#define IMDMA_S0_CURR_Y_COUNT 0xFFC01878 /* IMDMA Stream 0 Source Current Outer-Loop Count */
794#define IMDMA_S0_IRQ_STATUS 0xFFC01868 /* IMDMA Stream 0 Source Interrupt/Status */
795
796#define IMDMA_D1_CONFIG 0xFFC01888 /* IMDMA Stream 1 Destination Configuration */
797#define IMDMA_D1_NEXT_DESC_PTR 0xFFC01880 /* IMDMA Stream 1 Destination Next Descriptor Ptr Reg */
798#define IMDMA_D1_START_ADDR 0xFFC01884 /* IMDMA Stream 1 Destination Start Address */
799#define IMDMA_D1_X_COUNT 0xFFC01890 /* IMDMA Stream 1 Destination Inner-Loop Count */
800#define IMDMA_D1_Y_COUNT 0xFFC01898 /* IMDMA Stream 1 Destination Outer-Loop Count */
801#define IMDMA_D1_X_MODIFY 0xFFC01894 /* IMDMA Stream 1 Dest Inner-Loop Address-Increment */
802#define IMDMA_D1_Y_MODIFY 0xFFC0189C /* IMDMA Stream 1 Dest Outer-Loop Address-Increment */
803#define IMDMA_D1_CURR_DESC_PTR 0xFFC018A0 /* IMDMA Stream 1 Destination Current Descriptor Ptr */
804#define IMDMA_D1_CURR_ADDR 0xFFC018A4 /* IMDMA Stream 1 Destination Current Address */
805#define IMDMA_D1_CURR_X_COUNT 0xFFC018B0 /* IMDMA Stream 1 Destination Current Inner-Loop Count */
806#define IMDMA_D1_CURR_Y_COUNT 0xFFC018B8 /* IMDMA Stream 1 Destination Current Outer-Loop Count */
807#define IMDMA_D1_IRQ_STATUS 0xFFC018A8 /* IMDMA Stream 1 Destination Interrupt/Status */
808
809#define IMDMA_S1_CONFIG 0xFFC018C8 /* IMDMA Stream 1 Source Configuration */
810#define IMDMA_S1_NEXT_DESC_PTR 0xFFC018C0 /* IMDMA Stream 1 Source Next Descriptor Ptr Reg */
811#define IMDMA_S1_START_ADDR 0xFFC018C4 /* IMDMA Stream 1 Source Start Address */
812#define IMDMA_S1_X_COUNT 0xFFC018D0 /* IMDMA Stream 1 Source Inner-Loop Count */
813#define IMDMA_S1_Y_COUNT 0xFFC018D8 /* IMDMA Stream 1 Source Outer-Loop Count */
814#define IMDMA_S1_X_MODIFY 0xFFC018D4 /* IMDMA Stream 1 Source Inner-Loop Address-Increment */
815#define IMDMA_S1_Y_MODIFY 0xFFC018DC /* IMDMA Stream 1 Source Outer-Loop Address-Increment */
816#define IMDMA_S1_CURR_DESC_PTR 0xFFC018E0 /* IMDMA Stream 1 Source Current Descriptor Ptr reg */
817#define IMDMA_S1_CURR_ADDR 0xFFC018E4 /* IMDMA Stream 1 Source Current Address */
818#define IMDMA_S1_CURR_X_COUNT 0xFFC018F0 /* IMDMA Stream 1 Source Current Inner-Loop Count */
819#define IMDMA_S1_CURR_Y_COUNT 0xFFC018F8 /* IMDMA Stream 1 Source Current Outer-Loop Count */
820#define IMDMA_S1_IRQ_STATUS 0xFFC018E8 /* IMDMA Stream 1 Source Interrupt/Status */
821
822/*
823 * System MMR Register Bits
824 */
825
826/* PLL AND RESET MASKS */
827
828/* PLL_CTL Masks */
829#define PLL_CLKIN 0x00000000 /* Pass CLKIN to PLL */
830#define PLL_CLKIN_DIV2 0x00000001 /* Pass CLKIN/2 to PLL */
831#define PLL_OFF 0x00000002 /* Shut off PLL clocks */
832#define STOPCK_OFF 0x00000008 /* Core clock off */
833#define PDWN 0x00000020 /* Put the PLL in a Deep Sleep state */
834#define BYPASS 0x00000100 /* Bypass the PLL */
835
836/* PLL_DIV Masks */
837
838#define SCLK_DIV(x) (x) /* SCLK = VCO / x */
839
840#define CCLK_DIV1 0x00000000 /* CCLK = VCO / 1 */
841#define CCLK_DIV2 0x00000010 /* CCLK = VCO / 2 */
842#define CCLK_DIV4 0x00000020 /* CCLK = VCO / 4 */
843#define CCLK_DIV8 0x00000030 /* CCLK = VCO / 8 */
844
845/* SWRST Mask */
846#define SYSTEM_RESET 0x00000007 /* Initiates a system software reset */
847#define SWRST_DBL_FAULT_B 0x00000800 /* SWRST Core B Double Fault */
848#define SWRST_DBL_FAULT_A 0x00001000 /* SWRST Core A Double Fault */
849#define SWRST_WDT_B 0x00002000 /* SWRST Watchdog B */
850#define SWRST_WDT_A 0x00004000 /* SWRST Watchdog A */
851#define SWRST_OCCURRED 0x00008000 /* SWRST Status */
852
853/*
854 * SYSTEM INTERRUPT CONTROLLER MASKS
855 * SICu_IARv Masks
856 * u = A or B
857 * v = 0 to 7
858 * w = 0 or 1
859
860 * Per_number = 0 to 63
861 * IVG_number = 7 to 15
862 * Peripheral #Per_number assigned IVG #IVG_number
863 * Usage:
864 * r0.l = lo(Peripheral_IVG(62, 10));
865 * r0.h = hi(Peripheral_IVG(62, 10));
866 */
867#define Peripheral_IVG(Per_number, IVG_number) \
868 ( (IVG_number) -7) << ( ((Per_number)%8) *4)
869
870/* SICx_IMASKw Masks */
871/* masks are 32 bit wide, so two writes reguired for "64 bit" wide registers */
872#define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
873#define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
874#define SIC_MASK(x) (1 << (x)) /* Mask Peripheral #x interrupt */
875#define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << (x)))/* Unmask Peripheral #x interrupt */
876
877/* SIC_IWR Masks */
878#define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
879#define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
880/* x = pos 0 to 31, for 32-63 use value-32 */
881#define IWR_ENABLE(x) (1 << (x)) /* Wakeup Enable Peripheral #x */
882/* Wakeup Disable Peripheral #x */
883#define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << (x)))
884
885/*
886 * WATCHDOG TIMER MASKS
887 */
888
889/* Watchdog Timer WDOG_CTL Register */
890#define WDOGA_CTL 0xFFC00200
891#define WDOGA_CNT 0xFFC00204
892#define WDOGA_STAT 0xFFC00208
893#define WDOGB_CTL 0xFFC01200
894#define WDOGB_CNT 0xFFC01204
895#define WDOGB_STAT 0xFFC01208
896#define ICTL(x) ((x<<1) & 0x0006)
897#define ENABLE_RESET 0x00000000 /* Set Watchdog Timer to generate reset */
898#define ENABLE_NMI 0x00000002 /* Set Watchdog Timer to generate non-maskable interrupt */
899#define ENABLE_GPI 0x00000004 /* Set Watchdog Timer to generate general-purpose interrupt */
900#define DISABLE_EVT 0x00000006 /* Disable Watchdog Timer interrupts */
901
902#define TMR_EN 0x0000
903#define TMR_DIS 0x0AD0
904#define TRO 0x8000
905
906#define ICTL_P0 0x01
907#define ICTL_P1 0x02
908#define TRO_P 0x0F
909
910/*
911 * UART CONTROLLER MASKS
912 */
913
914/* UART_LCR Register */
915
916#define DLAB 0x80
917#define SB 0x40
918#define STP 0x20
919#define EPS 0x10
920#define PEN 0x08
921#define STB 0x04
922#define WLS(x) ((x-5) & 0x03)
923
924#define DLAB_P 0x07
925#define SB_P 0x06
926#define STP_P 0x05
927#define EPS_P 0x04
928#define PEN_P 0x03
929#define STB_P 0x02
930#define WLS_P1 0x01
931#define WLS_P0 0x00
932
933/* UART_MCR Register */
934#define LOOP_ENA 0x10
935#define LOOP_ENA_P 0x04
936
937/* UART_LSR Register */
938#define TEMT 0x40
939#define THRE 0x20
940#define BI 0x10
941#define FE 0x08
942#define PE 0x04
943#define OE 0x02
944#define DR 0x01
945
946#define TEMP_P 0x06
947#define THRE_P 0x05
948#define BI_P 0x04
949#define FE_P 0x03
950#define PE_P 0x02
951#define OE_P 0x01
952#define DR_P 0x00
953
954/* UART_IER Register */
955#define ELSI 0x04
956#define ETBEI 0x02
957#define ERBFI 0x01
958
959#define ELSI_P 0x02
960#define ETBEI_P 0x01
961#define ERBFI_P 0x00
962
963/* UART_IIR Register */
964#define STATUS(x) ((x << 1) & 0x06)
965#define NINT 0x01
966#define STATUS_P1 0x02
967#define STATUS_P0 0x01
968#define NINT_P 0x00
969
970/* UART_GCTL Register */
971#define FFE 0x20
972#define FPE 0x10
973#define RPOLC 0x08
974#define TPOLC 0x04
975#define IREN 0x02
976#define UCEN 0x01
977
978#define FFE_P 0x05
979#define FPE_P 0x04
980#define RPOLC_P 0x03
981#define TPOLC_P 0x02
982#define IREN_P 0x01
983#define UCEN_P 0x00
984
985/*
986 * SERIAL PORT MASKS
987 */
988
989/* SPORTx_TCR1 Masks */
990#define TSPEN 0x0001 /* TX enable */
991#define ITCLK 0x0002 /* Internal TX Clock Select */
992#define TDTYPE 0x000C /* TX Data Formatting Select */
993#define TLSBIT 0x0010 /* TX Bit Order */
994#define ITFS 0x0200 /* Internal TX Frame Sync Select */
995#define TFSR 0x0400 /* TX Frame Sync Required Select */
996#define DITFS 0x0800 /* Data Independent TX Frame Sync Select */
997#define LTFS 0x1000 /* Low TX Frame Sync Select */
998#define LATFS 0x2000 /* Late TX Frame Sync Select */
999#define TCKFE 0x4000 /* TX Clock Falling Edge Select */
1000
1001/* SPORTx_TCR2 Masks */
1002#define SLEN 0x001F /* TX Word Length */
1003#define TXSE 0x0100 /* TX Secondary Enable */
1004#define TSFSE 0x0200 /* TX Stereo Frame Sync Enable */
1005#define TRFST 0x0400 /* TX Right-First Data Order */
1006
1007/* SPORTx_RCR1 Masks */
1008#define RSPEN 0x0001 /* RX enable */
1009#define IRCLK 0x0002 /* Internal RX Clock Select */
1010#define RDTYPE 0x000C /* RX Data Formatting Select */
1011#define RULAW 0x0008 /* u-Law enable */
1012#define RALAW 0x000C /* A-Law enable */
1013#define RLSBIT 0x0010 /* RX Bit Order */
1014#define IRFS 0x0200 /* Internal RX Frame Sync Select */
1015#define RFSR 0x0400 /* RX Frame Sync Required Select */
1016#define LRFS 0x1000 /* Low RX Frame Sync Select */
1017#define LARFS 0x2000 /* Late RX Frame Sync Select */
1018#define RCKFE 0x4000 /* RX Clock Falling Edge Select */
1019
1020/* SPORTx_RCR2 Masks */
1021#define SLEN 0x001F /* RX Word Length */
1022#define RXSE 0x0100 /* RX Secondary Enable */
1023#define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
1024#define RRFST 0x0400 /* Right-First Data Order */
1025
1026/* SPORTx_STAT Masks */
1027#define RXNE 0x0001 /* RX FIFO Not Empty Status */
1028#define RUVF 0x0002 /* RX Underflow Status */
1029#define ROVF 0x0004 /* RX Overflow Status */
1030#define TXF 0x0008 /* TX FIFO Full Status */
1031#define TUVF 0x0010 /* TX Underflow Status */
1032#define TOVF 0x0020 /* TX Overflow Status */
1033#define TXHRE 0x0040 /* TX Hold Register Empty */
1034
1035/* SPORTx_MCMC1 Masks */
1036#define WSIZE 0x0000F000 /* Multichannel Window Size Field */
1037#define WOFF 0x000003FF /* Multichannel Window Offset Field */
1038
1039/* SPORTx_MCMC2 Masks */
1040#define MCCRM 0x00000003 /* Multichannel Clock Recovery Mode */
1041#define MCDTXPE 0x00000004 /* Multichannel DMA Transmit Packing */
1042#define MCDRXPE 0x00000008 /* Multichannel DMA Receive Packing */
1043#define MCMEN 0x00000010 /* Multichannel Frame Mode Enable */
1044#define FSDR 0x00000080 /* Multichannel Frame Sync to Data Relationship */
1045#define MFD 0x0000F000 /* Multichannel Frame Delay */
1046
1047/*
1048 * PARALLEL PERIPHERAL INTERFACE (PPI) MASKS
1049 */
1050
1051/* PPI_CONTROL Masks */
1052#define PORT_EN 0x00000001 /* PPI Port Enable */
1053#define PORT_DIR 0x00000002 /* PPI Port Direction */
1054#define XFR_TYPE 0x0000000C /* PPI Transfer Type */
1055#define PORT_CFG 0x00000030 /* PPI Port Configuration */
1056#define FLD_SEL 0x00000040 /* PPI Active Field Select */
1057#define PACK_EN 0x00000080 /* PPI Packing Mode */
1058#define DMA32 0x00000100 /* PPI 32-bit DMA Enable */
1059#define SKIP_EN 0x00000200 /* PPI Skip Element Enable */
1060#define SKIP_EO 0x00000400 /* PPI Skip Even/Odd Elements */
1061#define DLENGTH 0x00003800 /* PPI Data Length */
1062#define DLEN_8 0x0 /* PPI Data Length mask for DLEN=8 */
1063#define DLEN(x) (((x-9) & 0x07) << 11) /* PPI Data Length (only works for x=10-->x=16) */
1064#define POL 0x0000C000 /* PPI Signal Polarities */
1065
1066/* PPI_STATUS Masks */
1067#define FLD 0x00000400 /* Field Indicator */
1068#define FT_ERR 0x00000800 /* Frame Track Error */
1069#define OVR 0x00001000 /* FIFO Overflow Error */
1070#define UNDR 0x00002000 /* FIFO Underrun Error */
1071#define ERR_DET 0x00004000 /* Error Detected Indicator */
1072#define ERR_NCOR 0x00008000 /* Error Not Corrected Indicator */
1073
1074/*
1075 * DMA CONTROLLER MASKS
1076 */
1077
1078/* DMAx_CONFIG, MDMA_yy_CONFIG, IMDMA_yy_CONFIG Masks */
1079#define DMAEN 0x00000001 /* Channel Enable */
1080#define WNR 0x00000002 /* Channel Direction (W/R*) */
1081#define WDSIZE_8 0x00000000 /* Word Size 8 bits */
1082#define WDSIZE_16 0x00000004 /* Word Size 16 bits */
1083#define WDSIZE_32 0x00000008 /* Word Size 32 bits */
1084#define DMA2D 0x00000010 /* 2D/1D* Mode */
1085#define RESTART 0x00000020 /* Restart */
1086#define DI_SEL 0x00000040 /* Data Interrupt Select */
1087#define DI_EN 0x00000080 /* Data Interrupt Enable */
1088#define NDSIZE 0x00000900 /* Next Descriptor Size */
1089#define FLOW 0x00007000 /* Flow Control */
1090
1091#define DMAEN_P 0 /* Channel Enable */
1092#define WNR_P 1 /* Channel Direction (W/R*) */
1093#define DMA2D_P 4 /* 2D/1D* Mode */
1094#define RESTART_P 5 /* Restart */
1095#define DI_SEL_P 6 /* Data Interrupt Select */
1096#define DI_EN_P 7 /* Data Interrupt Enable */
1097
1098/* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS, IMDMA_yy_IRQ_STATUS Masks */
1099
1100#define DMA_DONE 0x00000001 /* DMA Done Indicator */
1101#define DMA_ERR 0x00000002 /* DMA Error Indicator */
1102#define DFETCH 0x00000004 /* Descriptor Fetch Indicator */
1103#define DMA_RUN 0x00000008 /* DMA Running Indicator */
1104
1105#define DMA_DONE_P 0 /* DMA Done Indicator */
1106#define DMA_ERR_P 1 /* DMA Error Indicator */
1107#define DFETCH_P 2 /* Descriptor Fetch Indicator */
1108#define DMA_RUN_P 3 /* DMA Running Indicator */
1109
1110/* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP, IMDMA_yy_PERIPHERAL_MAP Masks */
1111
1112#define CTYPE 0x00000040 /* DMA Channel Type Indicator */
1113#define CTYPE_P 6 /* DMA Channel Type Indicator BIT POSITION */
1114#define PCAP8 0x00000080 /* DMA 8-bit Operation Indicator */
1115#define PCAP16 0x00000100 /* DMA 16-bit Operation Indicator */
1116#define PCAP32 0x00000200 /* DMA 32-bit Operation Indicator */
1117#define PCAPWR 0x00000400 /* DMA Write Operation Indicator */
1118#define PCAPRD 0x00000800 /* DMA Read Operation Indicator */
1119#define PMAP 0x00007000 /* DMA Peripheral Map Field */
1120
1121/*
1122 * GENERAL PURPOSE TIMER MASKS
1123 */
1124
1125/* PWM Timer bit definitions */
1126
1127/* TIMER_ENABLE Register */
1128#define TIMEN0 0x0001
1129#define TIMEN1 0x0002
1130#define TIMEN2 0x0004
1131#define TIMEN3 0x0008
1132#define TIMEN4 0x0010
1133#define TIMEN5 0x0020
1134#define TIMEN6 0x0040
1135#define TIMEN7 0x0080
1136#define TIMEN8 0x0001
1137#define TIMEN9 0x0002
1138#define TIMEN10 0x0004
1139#define TIMEN11 0x0008
1140
1141#define TIMEN0_P 0x00
1142#define TIMEN1_P 0x01
1143#define TIMEN2_P 0x02
1144#define TIMEN3_P 0x03
1145#define TIMEN4_P 0x04
1146#define TIMEN5_P 0x05
1147#define TIMEN6_P 0x06
1148#define TIMEN7_P 0x07
1149#define TIMEN8_P 0x00
1150#define TIMEN9_P 0x01
1151#define TIMEN10_P 0x02
1152#define TIMEN11_P 0x03
1153
1154/* TIMER_DISABLE Register */
1155#define TIMDIS0 0x0001
1156#define TIMDIS1 0x0002
1157#define TIMDIS2 0x0004
1158#define TIMDIS3 0x0008
1159#define TIMDIS4 0x0010
1160#define TIMDIS5 0x0020
1161#define TIMDIS6 0x0040
1162#define TIMDIS7 0x0080
1163#define TIMDIS8 0x0001
1164#define TIMDIS9 0x0002
1165#define TIMDIS10 0x0004
1166#define TIMDIS11 0x0008
1167
1168#define TIMDIS0_P 0x00
1169#define TIMDIS1_P 0x01
1170#define TIMDIS2_P 0x02
1171#define TIMDIS3_P 0x03
1172#define TIMDIS4_P 0x04
1173#define TIMDIS5_P 0x05
1174#define TIMDIS6_P 0x06
1175#define TIMDIS7_P 0x07
1176#define TIMDIS8_P 0x00
1177#define TIMDIS9_P 0x01
1178#define TIMDIS10_P 0x02
1179#define TIMDIS11_P 0x03
1180
1181/* TIMER_STATUS Register */
1182#define TIMIL0 0x00000001
1183#define TIMIL1 0x00000002
1184#define TIMIL2 0x00000004
1185#define TIMIL3 0x00000008
1186#define TIMIL4 0x00010000
1187#define TIMIL5 0x00020000
1188#define TIMIL6 0x00040000
1189#define TIMIL7 0x00080000
1190#define TIMIL8 0x0001
1191#define TIMIL9 0x0002
1192#define TIMIL10 0x0004
1193#define TIMIL11 0x0008
1194#define TOVL_ERR0 0x00000010
1195#define TOVL_ERR1 0x00000020
1196#define TOVL_ERR2 0x00000040
1197#define TOVL_ERR3 0x00000080
1198#define TOVL_ERR4 0x00100000
1199#define TOVL_ERR5 0x00200000
1200#define TOVL_ERR6 0x00400000
1201#define TOVL_ERR7 0x00800000
1202#define TOVL_ERR8 0x0010
1203#define TOVL_ERR9 0x0020
1204#define TOVL_ERR10 0x0040
1205#define TOVL_ERR11 0x0080
1206#define TRUN0 0x00001000
1207#define TRUN1 0x00002000
1208#define TRUN2 0x00004000
1209#define TRUN3 0x00008000
1210#define TRUN4 0x10000000
1211#define TRUN5 0x20000000
1212#define TRUN6 0x40000000
1213#define TRUN7 0x80000000
1214#define TRUN8 0x1000
1215#define TRUN9 0x2000
1216#define TRUN10 0x4000
1217#define TRUN11 0x8000
1218
1219#define TIMIL0_P 0x00
1220#define TIMIL1_P 0x01
1221#define TIMIL2_P 0x02
1222#define TIMIL3_P 0x03
1223#define TIMIL4_P 0x10
1224#define TIMIL5_P 0x11
1225#define TIMIL6_P 0x12
1226#define TIMIL7_P 0x13
1227#define TIMIL8_P 0x00
1228#define TIMIL9_P 0x01
1229#define TIMIL10_P 0x02
1230#define TIMIL11_P 0x03
1231#define TOVL_ERR0_P 0x04
1232#define TOVL_ERR1_P 0x05
1233#define TOVL_ERR2_P 0x06
1234#define TOVL_ERR3_P 0x07
1235#define TOVL_ERR4_P 0x14
1236#define TOVL_ERR5_P 0x15
1237#define TOVL_ERR6_P 0x16
1238#define TOVL_ERR7_P 0x17
1239#define TOVL_ERR8_P 0x04
1240#define TOVL_ERR9_P 0x05
1241#define TOVL_ERR10_P 0x06
1242#define TOVL_ERR11_P 0x07
1243#define TRUN0_P 0x0C
1244#define TRUN1_P 0x0D
1245#define TRUN2_P 0x0E
1246#define TRUN3_P 0x0F
1247#define TRUN4_P 0x1C
1248#define TRUN5_P 0x1D
1249#define TRUN6_P 0x1E
1250#define TRUN7_P 0x1F
1251#define TRUN8_P 0x0C
1252#define TRUN9_P 0x0D
1253#define TRUN10_P 0x0E
1254#define TRUN11_P 0x0F
1255
1256/* TIMERx_CONFIG Registers */
1257#define PWM_OUT 0x0001
1258#define WDTH_CAP 0x0002
1259#define EXT_CLK 0x0003
1260#define PULSE_HI 0x0004
1261#define PERIOD_CNT 0x0008
1262#define IRQ_ENA 0x0010
1263#define TIN_SEL 0x0020
1264#define OUT_DIS 0x0040
1265#define CLK_SEL 0x0080
1266#define TOGGLE_HI 0x0100
1267#define EMU_RUN 0x0200
1268#define ERR_TYP(x) ((x & 0x03) << 14)
1269
1270#define TMODE_P0 0x00
1271#define TMODE_P1 0x01
1272#define PULSE_HI_P 0x02
1273#define PERIOD_CNT_P 0x03
1274#define IRQ_ENA_P 0x04
1275#define TIN_SEL_P 0x05
1276#define OUT_DIS_P 0x06
1277#define CLK_SEL_P 0x07
1278#define TOGGLE_HI_P 0x08
1279#define EMU_RUN_P 0x09
1280#define ERR_TYP_P0 0x0E
1281#define ERR_TYP_P1 0x0F
1282
1283/*
1284 * PROGRAMMABLE FLAG MASKS
1285 */
1286
1287/* General Purpose IO (0xFFC00700 - 0xFFC007FF) Masks */
1288#define PF0 0x0001
1289#define PF1 0x0002
1290#define PF2 0x0004
1291#define PF3 0x0008
1292#define PF4 0x0010
1293#define PF5 0x0020
1294#define PF6 0x0040
1295#define PF7 0x0080
1296#define PF8 0x0100
1297#define PF9 0x0200
1298#define PF10 0x0400
1299#define PF11 0x0800
1300#define PF12 0x1000
1301#define PF13 0x2000
1302#define PF14 0x4000
1303#define PF15 0x8000
1304
1305/* General Purpose IO (0xFFC00700 - 0xFFC007FF) BIT POSITIONS */
1306#define PF0_P 0
1307#define PF1_P 1
1308#define PF2_P 2
1309#define PF3_P 3
1310#define PF4_P 4
1311#define PF5_P 5
1312#define PF6_P 6
1313#define PF7_P 7
1314#define PF8_P 8
1315#define PF9_P 9
1316#define PF10_P 10
1317#define PF11_P 11
1318#define PF12_P 12
1319#define PF13_P 13
1320#define PF14_P 14
1321#define PF15_P 15
1322
1323/*
1324 * SERIAL PERIPHERAL INTERFACE (SPI) MASKS
1325 */
1326
1327/* SPI_CTL Masks */
1328#define TIMOD 0x00000003 /* Transfer initiation mode and interrupt generation */
1329#define SZ 0x00000004 /* Send Zero (=0) or last (=1) word when TDBR empty. */
1330#define GM 0x00000008 /* When RDBR full, get more (=1) data or discard (=0) incoming Data */
1331#define PSSE 0x00000010 /* Enable (=1) Slave-Select input for Master. */
1332#define EMISO 0x00000020 /* Enable (=1) MISO pin as an output. */
1333#define SIZE 0x00000100 /* Word length (0 => 8 bits, 1 => 16 bits) */
1334#define LSBF 0x00000200 /* Data format (0 => MSB sent/received first 1 => LSB sent/received first) */
1335
1336/* Clock phase (0 => SPICLK starts toggling in middle of xfer, 1 => SPICLK toggles at the beginning of xfer.*/
1337#define CPHA 0x00000400
1338#define CPOL 0x00000800 /* Clock polarity (0 => active-high, 1 => active-low) */
1339#define MSTR 0x00001000 /* Configures SPI as master (=1) or slave (=0) */
1340#define WOM 0x00002000 /* Open drain (=1) data output enable (for MOSI and MISO) */
1341#define SPE 0x00004000 /* SPI module enable (=1), disable (=0) */
1342
1343/* SPI_FLG Masks */
1344#define FLS1 0x00000002 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
1345#define FLS2 0x00000004 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
1346#define FLS3 0x00000008 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
1347#define FLS4 0x00000010 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
1348#define FLS5 0x00000020 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
1349#define FLS6 0x00000040 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
1350#define FLS7 0x00000080 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
1351#define FLG1 0x00000200 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
1352#define FLG2 0x00000400 /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
1353#define FLG3 0x00000800 /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
1354#define FLG4 0x00001000 /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
1355#define FLG5 0x00002000 /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
1356#define FLG6 0x00004000 /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
1357#define FLG7 0x00008000 /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
1358
1359/* SPI_FLG Bit Positions */
1360#define FLS1_P 0x00000001 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
1361#define FLS2_P 0x00000002 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
1362#define FLS3_P 0x00000003 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
1363#define FLS4_P 0x00000004 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
1364#define FLS5_P 0x00000005 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
1365#define FLS6_P 0x00000006 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
1366#define FLS7_P 0x00000007 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
1367#define FLG1_P 0x00000009 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
1368#define FLG2_P 0x0000000A /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
1369#define FLG3_P 0x0000000B /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
1370#define FLG4_P 0x0000000C /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
1371#define FLG5_P 0x0000000D /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
1372#define FLG6_P 0x0000000E /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
1373#define FLG7_P 0x0000000F /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
1374
1375/* SPI_STAT Masks */
1376#define SPIF 0x00000001 /* Set (=1) when SPI single-word transfer complete */
1377#define MODF 0x00000002 /* Set (=1) in a master device when some other device tries to become master */
1378#define TXE 0x00000004 /* Set (=1) when transmission occurs with no new data in SPI_TDBR */
1379#define TXS 0x00000008 /* SPI_TDBR Data Buffer Status (0=Empty, 1=Full) */
1380#define RBSY 0x00000010 /* Set (=1) when data is received with RDBR full */
1381#define RXS 0x00000020 /* SPI_RDBR Data Buffer Status (0=Empty, 1=Full) */
1382#define TXCOL 0x00000040 /* When set (=1), corrupt data may have been transmitted */
1383
1384/*
1385 * ASYNCHRONOUS MEMORY CONTROLLER MASKS
1386 */
1387
1388/* AMGCTL Masks */
1389#define AMCKEN 0x0001 /* Enable CLKOUT */
1390#define AMBEN_B0 0x0002 /* Enable Asynchronous Memory Bank 0 only */
1391#define AMBEN_B0_B1 0x0004 /* Enable Asynchronous Memory Banks 0 & 1 only */
1392#define AMBEN_B0_B1_B2 0x0006 /* Enable Asynchronous Memory Banks 0,/ 1, and 2 */
1393#define AMBEN_ALL 0x0008 /* Enable Asynchronous Memory Banks (all) 0, 1, 2, and 3 */
1394#define B0_PEN 0x0010 /* Enable 16-bit packing Bank 0 */
1395#define B1_PEN 0x0020 /* Enable 16-bit packing Bank 1 */
1396#define B2_PEN 0x0040 /* Enable 16-bit packing Bank 2 */
1397#define B3_PEN 0x0080 /* Enable 16-bit packing Bank 3 */
1398
1399/* AMGCTL Bit Positions */
1400#define AMCKEN_P 0x00000000 /* Enable CLKOUT */
1401#define AMBEN_P0 0x00000001 /* Asynchronous Memory Enable, 000 - banks 0-3 disabled, 001 - Bank 0 enabled */
1402#define AMBEN_P1 0x00000002 /* Asynchronous Memory Enable, 010 - banks 0&1 enabled, 011 - banks 0-3 enabled */
1403#define AMBEN_P2 0x00000003 /* Asynchronous Memory Enable, 1xx - All banks (bank 0, 1, 2, and 3) enabled */
1404#define B0_PEN_P 0x004 /* Enable 16-bit packing Bank 0 */
1405#define B1_PEN_P 0x005 /* Enable 16-bit packing Bank 1 */
1406#define B2_PEN_P 0x006 /* Enable 16-bit packing Bank 2 */
1407#define B3_PEN_P 0x007 /* Enable 16-bit packing Bank 3 */
1408
1409/* AMBCTL0 Masks */
1410#define B0RDYEN 0x00000001 /* Bank 0 RDY Enable, 0=disable, 1=enable */
1411#define B0RDYPOL 0x00000002 /* Bank 0 RDY Active high, 0=active low, 1=active high */
1412#define B0TT_1 0x00000004 /* Bank 0 Transition Time from Read to Write = 1 cycle */
1413#define B0TT_2 0x00000008 /* Bank 0 Transition Time from Read to Write = 2 cycles */
1414#define B0TT_3 0x0000000C /* Bank 0 Transition Time from Read to Write = 3 cycles */
1415#define B0TT_4 0x00000000 /* Bank 0 Transition Time from Read to Write = 4 cycles */
1416#define B0ST_1 0x00000010 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=1 cycle */
1417#define B0ST_2 0x00000020 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=2 cycles */
1418#define B0ST_3 0x00000030 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=3 cycles */
1419#define B0ST_4 0x00000000 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=4 cycles */
1420#define B0HT_1 0x00000040 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 1 cycle */
1421#define B0HT_2 0x00000080 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 2 cycles */
1422#define B0HT_3 0x000000C0 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 3 cycles */
1423#define B0HT_0 0x00000000 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 0 cycles */
1424#define B0RAT_1 0x00000100 /* Bank 0 Read Access Time = 1 cycle */
1425#define B0RAT_2 0x00000200 /* Bank 0 Read Access Time = 2 cycles */
1426#define B0RAT_3 0x00000300 /* Bank 0 Read Access Time = 3 cycles */
1427#define B0RAT_4 0x00000400 /* Bank 0 Read Access Time = 4 cycles */
1428#define B0RAT_5 0x00000500 /* Bank 0 Read Access Time = 5 cycles */
1429#define B0RAT_6 0x00000600 /* Bank 0 Read Access Time = 6 cycles */
1430#define B0RAT_7 0x00000700 /* Bank 0 Read Access Time = 7 cycles */
1431#define B0RAT_8 0x00000800 /* Bank 0 Read Access Time = 8 cycles */
1432#define B0RAT_9 0x00000900 /* Bank 0 Read Access Time = 9 cycles */
1433#define B0RAT_10 0x00000A00 /* Bank 0 Read Access Time = 10 cycles */
1434#define B0RAT_11 0x00000B00 /* Bank 0 Read Access Time = 11 cycles */
1435#define B0RAT_12 0x00000C00 /* Bank 0 Read Access Time = 12 cycles */
1436#define B0RAT_13 0x00000D00 /* Bank 0 Read Access Time = 13 cycles */
1437#define B0RAT_14 0x00000E00 /* Bank 0 Read Access Time = 14 cycles */
1438#define B0RAT_15 0x00000F00 /* Bank 0 Read Access Time = 15 cycles */
1439#define B0WAT_1 0x00001000 /* Bank 0 Write Access Time = 1 cycle */
1440#define B0WAT_2 0x00002000 /* Bank 0 Write Access Time = 2 cycles */
1441#define B0WAT_3 0x00003000 /* Bank 0 Write Access Time = 3 cycles */
1442#define B0WAT_4 0x00004000 /* Bank 0 Write Access Time = 4 cycles */
1443#define B0WAT_5 0x00005000 /* Bank 0 Write Access Time = 5 cycles */
1444#define B0WAT_6 0x00006000 /* Bank 0 Write Access Time = 6 cycles */
1445#define B0WAT_7 0x00007000 /* Bank 0 Write Access Time = 7 cycles */
1446#define B0WAT_8 0x00008000 /* Bank 0 Write Access Time = 8 cycles */
1447#define B0WAT_9 0x00009000 /* Bank 0 Write Access Time = 9 cycles */
1448#define B0WAT_10 0x0000A000 /* Bank 0 Write Access Time = 10 cycles */
1449#define B0WAT_11 0x0000B000 /* Bank 0 Write Access Time = 11 cycles */
1450#define B0WAT_12 0x0000C000 /* Bank 0 Write Access Time = 12 cycles */
1451#define B0WAT_13 0x0000D000 /* Bank 0 Write Access Time = 13 cycles */
1452#define B0WAT_14 0x0000E000 /* Bank 0 Write Access Time = 14 cycles */
1453#define B0WAT_15 0x0000F000 /* Bank 0 Write Access Time = 15 cycles */
1454#define B1RDYEN 0x00010000 /* Bank 1 RDY enable, 0=disable, 1=enable */
1455#define B1RDYPOL 0x00020000 /* Bank 1 RDY Active high, 0=active low, 1=active high */
1456#define B1TT_1 0x00040000 /* Bank 1 Transition Time from Read to Write = 1 cycle */
1457#define B1TT_2 0x00080000 /* Bank 1 Transition Time from Read to Write = 2 cycles */
1458#define B1TT_3 0x000C0000 /* Bank 1 Transition Time from Read to Write = 3 cycles */
1459#define B1TT_4 0x00000000 /* Bank 1 Transition Time from Read to Write = 4 cycles */
1460#define B1ST_1 0x00100000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
1461#define B1ST_2 0x00200000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
1462#define B1ST_3 0x00300000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
1463#define B1ST_4 0x00000000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
1464#define B1HT_1 0x00400000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
1465#define B1HT_2 0x00800000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
1466#define B1HT_3 0x00C00000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
1467#define B1HT_0 0x00000000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
1468#define B1RAT_1 0x01000000 /* Bank 1 Read Access Time = 1 cycle */
1469#define B1RAT_2 0x02000000 /* Bank 1 Read Access Time = 2 cycles */
1470#define B1RAT_3 0x03000000 /* Bank 1 Read Access Time = 3 cycles */
1471#define B1RAT_4 0x04000000 /* Bank 1 Read Access Time = 4 cycles */
1472#define B1RAT_5 0x05000000 /* Bank 1 Read Access Time = 5 cycles */
1473#define B1RAT_6 0x06000000 /* Bank 1 Read Access Time = 6 cycles */
1474#define B1RAT_7 0x07000000 /* Bank 1 Read Access Time = 7 cycles */
1475#define B1RAT_8 0x08000000 /* Bank 1 Read Access Time = 8 cycles */
1476#define B1RAT_9 0x09000000 /* Bank 1 Read Access Time = 9 cycles */
1477#define B1RAT_10 0x0A000000 /* Bank 1 Read Access Time = 10 cycles */
1478#define B1RAT_11 0x0B000000 /* Bank 1 Read Access Time = 11 cycles */
1479#define B1RAT_12 0x0C000000 /* Bank 1 Read Access Time = 12 cycles */
1480#define B1RAT_13 0x0D000000 /* Bank 1 Read Access Time = 13 cycles */
1481#define B1RAT_14 0x0E000000 /* Bank 1 Read Access Time = 14 cycles */
1482#define B1RAT_15 0x0F000000 /* Bank 1 Read Access Time = 15 cycles */
1483#define B1WAT_1 0x10000000 /* Bank 1 Write Access Time = 1 cycle */
1484#define B1WAT_2 0x20000000 /* Bank 1 Write Access Time = 2 cycles */
1485#define B1WAT_3 0x30000000 /* Bank 1 Write Access Time = 3 cycles */
1486#define B1WAT_4 0x40000000 /* Bank 1 Write Access Time = 4 cycles */
1487#define B1WAT_5 0x50000000 /* Bank 1 Write Access Time = 5 cycles */
1488#define B1WAT_6 0x60000000 /* Bank 1 Write Access Time = 6 cycles */
1489#define B1WAT_7 0x70000000 /* Bank 1 Write Access Time = 7 cycles */
1490#define B1WAT_8 0x80000000 /* Bank 1 Write Access Time = 8 cycles */
1491#define B1WAT_9 0x90000000 /* Bank 1 Write Access Time = 9 cycles */
1492#define B1WAT_10 0xA0000000 /* Bank 1 Write Access Time = 10 cycles */
1493#define B1WAT_11 0xB0000000 /* Bank 1 Write Access Time = 11 cycles */
1494#define B1WAT_12 0xC0000000 /* Bank 1 Write Access Time = 12 cycles */
1495#define B1WAT_13 0xD0000000 /* Bank 1 Write Access Time = 13 cycles */
1496#define B1WAT_14 0xE0000000 /* Bank 1 Write Access Time = 14 cycles */
1497#define B1WAT_15 0xF0000000 /* Bank 1 Write Access Time = 15 cycles */
1498
1499/* AMBCTL1 Masks */
1500#define B2RDYEN 0x00000001 /* Bank 2 RDY Enable, 0=disable, 1=enable */
1501#define B2RDYPOL 0x00000002 /* Bank 2 RDY Active high, 0=active low, 1=active high */
1502#define B2TT_1 0x00000004 /* Bank 2 Transition Time from Read to Write = 1 cycle */
1503#define B2TT_2 0x00000008 /* Bank 2 Transition Time from Read to Write = 2 cycles */
1504#define B2TT_3 0x0000000C /* Bank 2 Transition Time from Read to Write = 3 cycles */
1505#define B2TT_4 0x00000000 /* Bank 2 Transition Time from Read to Write = 4 cycles */
1506#define B2ST_1 0x00000010 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
1507#define B2ST_2 0x00000020 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
1508#define B2ST_3 0x00000030 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
1509#define B2ST_4 0x00000000 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
1510#define B2HT_1 0x00000040 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
1511#define B2HT_2 0x00000080 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
1512#define B2HT_3 0x000000C0 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
1513#define B2HT_0 0x00000000 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
1514#define B2RAT_1 0x00000100 /* Bank 2 Read Access Time = 1 cycle */
1515#define B2RAT_2 0x00000200 /* Bank 2 Read Access Time = 2 cycles */
1516#define B2RAT_3 0x00000300 /* Bank 2 Read Access Time = 3 cycles */
1517#define B2RAT_4 0x00000400 /* Bank 2 Read Access Time = 4 cycles */
1518#define B2RAT_5 0x00000500 /* Bank 2 Read Access Time = 5 cycles */
1519#define B2RAT_6 0x00000600 /* Bank 2 Read Access Time = 6 cycles */
1520#define B2RAT_7 0x00000700 /* Bank 2 Read Access Time = 7 cycles */
1521#define B2RAT_8 0x00000800 /* Bank 2 Read Access Time = 8 cycles */
1522#define B2RAT_9 0x00000900 /* Bank 2 Read Access Time = 9 cycles */
1523#define B2RAT_10 0x00000A00 /* Bank 2 Read Access Time = 10 cycles */
1524#define B2RAT_11 0x00000B00 /* Bank 2 Read Access Time = 11 cycles */
1525#define B2RAT_12 0x00000C00 /* Bank 2 Read Access Time = 12 cycles */
1526#define B2RAT_13 0x00000D00 /* Bank 2 Read Access Time = 13 cycles */
1527#define B2RAT_14 0x00000E00 /* Bank 2 Read Access Time = 14 cycles */
1528#define B2RAT_15 0x00000F00 /* Bank 2 Read Access Time = 15 cycles */
1529#define B2WAT_1 0x00001000 /* Bank 2 Write Access Time = 1 cycle */
1530#define B2WAT_2 0x00002000 /* Bank 2 Write Access Time = 2 cycles */
1531#define B2WAT_3 0x00003000 /* Bank 2 Write Access Time = 3 cycles */
1532#define B2WAT_4 0x00004000 /* Bank 2 Write Access Time = 4 cycles */
1533#define B2WAT_5 0x00005000 /* Bank 2 Write Access Time = 5 cycles */
1534#define B2WAT_6 0x00006000 /* Bank 2 Write Access Time = 6 cycles */
1535#define B2WAT_7 0x00007000 /* Bank 2 Write Access Time = 7 cycles */
1536#define B2WAT_8 0x00008000 /* Bank 2 Write Access Time = 8 cycles */
1537#define B2WAT_9 0x00009000 /* Bank 2 Write Access Time = 9 cycles */
1538#define B2WAT_10 0x0000A000 /* Bank 2 Write Access Time = 10 cycles */
1539#define B2WAT_11 0x0000B000 /* Bank 2 Write Access Time = 11 cycles */
1540#define B2WAT_12 0x0000C000 /* Bank 2 Write Access Time = 12 cycles */
1541#define B2WAT_13 0x0000D000 /* Bank 2 Write Access Time = 13 cycles */
1542#define B2WAT_14 0x0000E000 /* Bank 2 Write Access Time = 14 cycles */
1543#define B2WAT_15 0x0000F000 /* Bank 2 Write Access Time = 15 cycles */
1544#define B3RDYEN 0x00010000 /* Bank 3 RDY enable, 0=disable, 1=enable */
1545#define B3RDYPOL 0x00020000 /* Bank 3 RDY Active high, 0=active low, 1=active high */
1546#define B3TT_1 0x00040000 /* Bank 3 Transition Time from Read to Write = 1 cycle */
1547#define B3TT_2 0x00080000 /* Bank 3 Transition Time from Read to Write = 2 cycles */
1548#define B3TT_3 0x000C0000 /* Bank 3 Transition Time from Read to Write = 3 cycles */
1549#define B3TT_4 0x00000000 /* Bank 3 Transition Time from Read to Write = 4 cycles */
1550#define B3ST_1 0x00100000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
1551#define B3ST_2 0x00200000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
1552#define B3ST_3 0x00300000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
1553#define B3ST_4 0x00000000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
1554#define B3HT_1 0x00400000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
1555#define B3HT_2 0x00800000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
1556#define B3HT_3 0x00C00000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
1557#define B3HT_0 0x00000000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
1558#define B3RAT_1 0x01000000 /* Bank 3 Read Access Time = 1 cycle */
1559#define B3RAT_2 0x02000000 /* Bank 3 Read Access Time = 2 cycles */
1560#define B3RAT_3 0x03000000 /* Bank 3 Read Access Time = 3 cycles */
1561#define B3RAT_4 0x04000000 /* Bank 3 Read Access Time = 4 cycles */
1562#define B3RAT_5 0x05000000 /* Bank 3 Read Access Time = 5 cycles */
1563#define B3RAT_6 0x06000000 /* Bank 3 Read Access Time = 6 cycles */
1564#define B3RAT_7 0x07000000 /* Bank 3 Read Access Time = 7 cycles */
1565#define B3RAT_8 0x08000000 /* Bank 3 Read Access Time = 8 cycles */
1566#define B3RAT_9 0x09000000 /* Bank 3 Read Access Time = 9 cycles */
1567#define B3RAT_10 0x0A000000 /* Bank 3 Read Access Time = 10 cycles */
1568#define B3RAT_11 0x0B000000 /* Bank 3 Read Access Time = 11 cycles */
1569#define B3RAT_12 0x0C000000 /* Bank 3 Read Access Time = 12 cycles */
1570#define B3RAT_13 0x0D000000 /* Bank 3 Read Access Time = 13 cycles */
1571#define B3RAT_14 0x0E000000 /* Bank 3 Read Access Time = 14 cycles */
1572#define B3RAT_15 0x0F000000 /* Bank 3 Read Access Time = 15 cycles */
1573#define B3WAT_1 0x10000000 /* Bank 3 Write Access Time = 1 cycle */
1574#define B3WAT_2 0x20000000 /* Bank 3 Write Access Time = 2 cycles */
1575#define B3WAT_3 0x30000000 /* Bank 3 Write Access Time = 3 cycles */
1576#define B3WAT_4 0x40000000 /* Bank 3 Write Access Time = 4 cycles */
1577#define B3WAT_5 0x50000000 /* Bank 3 Write Access Time = 5 cycles */
1578#define B3WAT_6 0x60000000 /* Bank 3 Write Access Time = 6 cycles */
1579#define B3WAT_7 0x70000000 /* Bank 3 Write Access Time = 7 cycles */
1580#define B3WAT_8 0x80000000 /* Bank 3 Write Access Time = 8 cycles */
1581#define B3WAT_9 0x90000000 /* Bank 3 Write Access Time = 9 cycles */
1582#define B3WAT_10 0xA0000000 /* Bank 3 Write Access Time = 10 cycles */
1583#define B3WAT_11 0xB0000000 /* Bank 3 Write Access Time = 11 cycles */
1584#define B3WAT_12 0xC0000000 /* Bank 3 Write Access Time = 12 cycles */
1585#define B3WAT_13 0xD0000000 /* Bank 3 Write Access Time = 13 cycles */
1586#define B3WAT_14 0xE0000000 /* Bank 3 Write Access Time = 14 cycles */
1587#define B3WAT_15 0xF0000000 /* Bank 3 Write Access Time = 15 cycles */
1588
1589/*
1590 * SDRAM CONTROLLER MASKS
1591 */
1592
1593/* EBIU_SDGCTL Masks */
1594#define SCTLE 0x00000001 /* Enable SCLK[0], /SRAS, /SCAS, /SWE, SDQM[3:0] */
1595#define CL_2 0x00000008 /* SDRAM CAS latency = 2 cycles */
1596#define CL_3 0x0000000C /* SDRAM CAS latency = 3 cycles */
1597#define PFE 0x00000010 /* Enable SDRAM prefetch */
1598#define PFP 0x00000020 /* Prefetch has priority over AMC requests */
1599#define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
1600#define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
1601#define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
1602#define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
1603#define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
1604#define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
1605#define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
1606#define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
1607#define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
1608#define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
1609#define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
1610#define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
1611#define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
1612#define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
1613#define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
1614#define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
1615#define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
1616#define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
1617#define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
1618#define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
1619#define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
1620#define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
1621#define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
1622#define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
1623#define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
1624#define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
1625#define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
1626#define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
1627#define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
1628#define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
1629#define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
1630#define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
1631#define PUPSD 0x00200000 /* Power-up start delay */
1632#define PSM 0x00400000 /* SDRAM power-up sequence = Precharge, mode register set, 8 CBR refresh cycles */
1633#define PSS 0x00800000 /* enable SDRAM power-up sequence on next SDRAM access */
1634#define SRFS 0x01000000 /* Start SDRAM self-refresh mode */
1635#define EBUFE 0x02000000 /* Enable external buffering timing */
1636#define FBBRW 0x04000000 /* Fast back-to-back read write enable */
1637#define EMREN 0x10000000 /* Extended mode register enable */
1638#define TCSR 0x20000000 /* Temp compensated self refresh value 85 deg C */
1639#define CDDBG 0x40000000 /* Tristate SDRAM controls during bus grant */
1640
1641/* EBIU_SDBCTL Masks */
1642#define EB0_E 0x00000001 /* Enable SDRAM external bank 0 */
1643#define EB0_SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
1644#define EB0_SZ_32 0x00000002 /* SDRAM external bank size = 32MB */
1645#define EB0_SZ_64 0x00000004 /* SDRAM external bank size = 64MB */
1646#define EB0_SZ_128 0x00000006 /* SDRAM external bank size = 128MB */
1647#define EB0_CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
1648#define EB0_CAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
1649#define EB0_CAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
1650#define EB0_CAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
1651
1652#define EB1_E 0x00000100 /* Enable SDRAM external bank 1 */
1653#define EB1__SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
1654#define EB1__SZ_32 0x00000200 /* SDRAM external bank size = 32MB */
1655#define EB1__SZ_64 0x00000400 /* SDRAM external bank size = 64MB */
1656#define EB1__SZ_128 0x00000600 /* SDRAM external bank size = 128MB */
1657#define EB1__CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
1658#define EB1__CAW_9 0x00001000 /* SDRAM external bank column address width = 9 bits */
1659#define EB1__CAW_10 0x00002000 /* SDRAM external bank column address width = 9 bits */
1660#define EB1__CAW_11 0x00003000 /* SDRAM external bank column address width = 9 bits */
1661
1662#define EB2__E 0x00010000 /* Enable SDRAM external bank 2 */
1663#define EB2__SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
1664#define EB2__SZ_32 0x00020000 /* SDRAM external bank size = 32MB */
1665#define EB2__SZ_64 0x00040000 /* SDRAM external bank size = 64MB */
1666#define EB2__SZ_128 0x00060000 /* SDRAM external bank size = 128MB */
1667#define EB2__CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
1668#define EB2__CAW_9 0x00100000 /* SDRAM external bank column address width = 9 bits */
1669#define EB2__CAW_10 0x00200000 /* SDRAM external bank column address width = 9 bits */
1670#define EB2__CAW_11 0x00300000 /* SDRAM external bank column address width = 9 bits */
1671
1672#define EB3__E 0x01000000 /* Enable SDRAM external bank 3 */
1673#define EB3__SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
1674#define EB3__SZ_32 0x02000000 /* SDRAM external bank size = 32MB */
1675#define EB3__SZ_64 0x04000000 /* SDRAM external bank size = 64MB */
1676#define EB3__SZ_128 0x06000000 /* SDRAM external bank size = 128MB */
1677#define EB3__CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
1678#define EB3__CAW_9 0x10000000 /* SDRAM external bank column address width = 9 bits */
1679#define EB3__CAW_10 0x20000000 /* SDRAM external bank column address width = 9 bits */
1680#define EB3__CAW_11 0x30000000 /* SDRAM external bank column address width = 9 bits */
1681
1682/* EBIU_SDSTAT Masks */
1683#define SDCI 0x00000001 /* SDRAM controller is idle */
1684#define SDSRA 0x00000002 /* SDRAM SDRAM self refresh is active */
1685#define SDPUA 0x00000004 /* SDRAM power up active */
1686#define SDRS 0x00000008 /* SDRAM is in reset state */
1687#define SDEASE 0x00000010 /* SDRAM EAB sticky error status - W1C */
1688#define BGSTAT 0x00000020 /* Bus granted */
1689
1690#define COREMMR_BASE 0xFFE00000 /* Core MMRs */
1691#define SYSMMR_BASE 0xFFC00000 /* System MMRs */
1692
1693/* Watchdog Timer registers for Core A (0xFFC0 0200-0xFFC0 02FF) */
1694#define WDOG_CTL 0xFFC00200 /* Watchdog Control register */
1695#define WDOG_CNT 0xFFC00204 /* Watchdog Count register */
1696#define WDOG_STAT 0xFFC00208 /* Watchdog Status register */
1697
1698/* Programmable Flag 0 registers (0xFFC0 0700-0xFFC0 07FF) */
1699#define FIO_FLAG_D 0xFFC00700 /* Flag Data register */
1700#define FIO_FLAG_C 0xFFC00704 /* Flag Clear register */
1701#define FIO_FLAG_S 0xFFC00708 /* Flag Set register */
1702#define FIO_FLAG_T 0xFFC0070C /* Flag Toggle register */
1703#define FIO_MASKA_D 0xFFC00710 /* Flag Mask Interrupt A Data register */
1704#define FIO_MASKA_C 0xFFC00714 /* Flag Mask Interrupt A Clear register */
1705#define FIO_MASKA_S 0xFFC00718 /* Flag Mask Interrupt A Set register */
1706#define FIO_MASKA_T 0xFFC0071C /* Flag Mask Interrupt A Toggle register */
1707#define FIO_MASKB_D 0xFFC00720 /* Flag Mask Interrupt B Data register */
1708#define FIO_MASKB_C 0xFFC00724 /* Flag Mask Interrupt B Clear register */
1709#define FIO_MASKB_S 0xFFC00728 /* Flag Mask Interrupt B Set register */
1710#define FIO_MASKB_T 0xFFC0072C /* Flag Mask Interrupt B Toggle register */
1711#define FIO_DIR 0xFFC00730 /* Flag Direction register */
1712#define FIO_POLAR 0xFFC00734 /* Flag Polarity register */
1713#define FIO_EDGE 0xFFC00738 /* Flag Interrupt Sensitivity register */
1714#define FIO_BOTH 0xFFC0073C /* Flag Set on Both Edges register */
1715#define FIO_INEN 0xFFC00740 /* Flag Input Enable register */
1716
1717/* Parallel Peripheral Interface (PPI) 0 registers (0xFFC0 1000-0xFFC0 10FF) */
1718#define PPI_CONTROL 0xFFC01000 /* PPI0 Control register */
1719#define PPI_STATUS 0xFFC01004 /* PPI0 Status register */
1720#define PPI_COUNT 0xFFC01008 /* PPI0 Transfer Count register */
1721#define PPI_DELAY 0xFFC0100C /* PPI0 Delay Count register */
1722#define PPI_FRAME 0xFFC01010 /* PPI0 Frame Length register */
1723
1724/*
1725 * System Reset and Interrupt Controller registers for
1726 * core A (0xFFC0 0100-0xFFC0 01FF)
1727 */
1728#define SWRST 0xFFC00100 /* Software Reset register */
1729#define SYSCR 0xFFC00104 /* System Reset Configuration register */
1730#define RVECT 0xFFC00108 /* SIC Reset Vector Address Register */
1731#define SIC_SWRST 0xFFC00100 /* Software Reset register */
1732#define SIC_SYSCR 0xFFC00104 /* System Reset Configuration register */
1733#define SIC_RVECT 0xFFC00108 /* SIC Reset Vector Address Register */
1734#define SIC_IMASK 0xFFC0010C /* SIC Interrupt Mask register 0 - hack to fix old tests */
1735#define SIC_IAR 0xFFC00124 /* SIC Interrupt Assignment Register 0 */
1736#define SIC_IAR1 0xFFC00128 /* SIC Interrupt Assignment Register 1 */
1737#define SIC_IAR2 0xFFC0012C /* SIC Interrupt Assignment Register 2 */
1738#define SIC_ISR 0xFFC00114 /* SIC Interrupt Status register 0 */
1739#define SIC_IWR 0xFFC0011C /* SIC Interrupt Wakeup-Enable register 0 */
1740
1741/* EBIU_SDBCTL Masks */
1742#define EB_E 0x00000001 /* Enable SDRAM external bank 0 */
1743#define EB_SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
1744#define EB_SZ_32 0x00000002 /* SDRAM external bank size = 32MB */
1745#define EB_SZ_64 0x00000004 /* SDRAM external bank size = 64MB */
1746#define EB_SZ_128 0x00000006 /* SDRAM external bank size = 128MB */
1747#define EB_CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
1748#define EB_CAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
1749#define EB_CAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
1750#define EB_CAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
1751
1752/* EBIU_SDBCTL Masks */
1753#define EBE 0x00000001 /* Enable SDRAM external bank 0 */
1754#define EBSZ_16 0x00000000 /* SDRAM external bank size = 16MB */
1755#define EBSZ_32 0x00000002 /* SDRAM external bank size = 32MB */
1756#define EBSZ_64 0x00000004 /* SDRAM external bank size = 64MB */
1757#define EBSZ_128 0x00000006 /* SDRAM external bank size = 128MB */
1758#define EBCAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
1759#define EBCAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
1760#define EBCAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
1761#define EBCAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
1762
1763/* Memory DMA1 Controller registers (0xFFC0 1E80-0xFFC0 1FFF) */
1764#define MDMA_D0_CONFIG 0xFFC01F08 /* MemDMA1 Stream 0 Destination Configuration */
1765#define MDMA_D0_NEXT_DESC_PTR 0xFFC01F00 /* MemDMA1 Stream 0 Destination Next Descriptor Ptr Reg */
1766#define MDMA_D0_START_ADDR 0xFFC01F04 /* MemDMA1 Stream 0 Destination Start Address */
1767#define MDMA_D0_X_COUNT 0xFFC01F10 /* MemDMA1 Stream 0 Destination Inner-Loop Count */
1768#define MDMA_D0_Y_COUNT 0xFFC01F18 /* MemDMA1 Stream 0 Destination Outer-Loop Count */
1769#define MDMA_D0_X_MODIFY 0xFFC01F14 /* MemDMA1 Stream 0 Dest Inner-Loop Address-Increment */
1770#define MDMA_D0_Y_MODIFY 0xFFC01F1C /* MemDMA1 Stream 0 Dest Outer-Loop Address-Increment */
1771#define MDMA_D0_CURR_DESC_PTR 0xFFC01F20 /* MemDMA1 Stream 0 Dest Current Descriptor Ptr reg */
1772#define MDMA_D0_CURR_ADDR 0xFFC01F24 /* MemDMA1 Stream 0 Destination Current Address */
1773#define MDMA_D0_CURR_X_COUNT 0xFFC01F30 /* MemDMA1 Stream 0 Dest Current Inner-Loop Count */
1774#define MDMA_D0_CURR_Y_COUNT 0xFFC01F38 /* MemDMA1 Stream 0 Dest Current Outer-Loop Count */
1775#define MDMA_D0_IRQ_STATUS 0xFFC01F28 /* MemDMA1 Stream 0 Destination Interrupt/Status */
1776#define MDMA_D0_PERIPHERAL_MAP 0xFFC01F2C /* MemDMA1 Stream 0 Destination Peripheral Map */
1777
1778#define MDMA_S0_CONFIG 0xFFC01F48 /* MemDMA1 Stream 0 Source Configuration */
1779#define MDMA_S0_NEXT_DESC_PTR 0xFFC01F40 /* MemDMA1 Stream 0 Source Next Descriptor Ptr Reg */
1780#define MDMA_S0_START_ADDR 0xFFC01F44 /* MemDMA1 Stream 0 Source Start Address */
1781#define MDMA_S0_X_COUNT 0xFFC01F50 /* MemDMA1 Stream 0 Source Inner-Loop Count */
1782#define MDMA_S0_Y_COUNT 0xFFC01F58 /* MemDMA1 Stream 0 Source Outer-Loop Count */
1783#define MDMA_S0_X_MODIFY 0xFFC01F54 /* MemDMA1 Stream 0 Source Inner-Loop Address-Increment */
1784#define MDMA_S0_Y_MODIFY 0xFFC01F5C /* MemDMA1 Stream 0 Source Outer-Loop Address-Increment */
1785#define MDMA_S0_CURR_DESC_PTR 0xFFC01F60 /* MemDMA1 Stream 0 Source Current Descriptor Ptr reg */
1786#define MDMA_S0_CURR_ADDR 0xFFC01F64 /* MemDMA1 Stream 0 Source Current Address */
1787#define MDMA_S0_CURR_X_COUNT 0xFFC01F70 /* MemDMA1 Stream 0 Source Current Inner-Loop Count */
1788#define MDMA_S0_CURR_Y_COUNT ` 0xFFC01F78 /* MemDMA1 Stream 0 Source Current Outer-Loop Count */
1789#define MDMA_S0_IRQ_STATUS 0xFFC01F68 /* MemDMA1 Stream 0 Source Interrupt/Status */
1790#define MDMA_S0_PERIPHERAL_MAP 0xFFC01F6C /* MemDMA1 Stream 0 Source Peripheral Map */
1791
1792#define MDMA_D1_CONFIG 0xFFC01F88 /* MemDMA1 Stream 1 Destination Configuration */
1793#define MDMA_D1_NEXT_DESC_PTR 0xFFC01F80 /* MemDMA1 Stream 1 Destination Next Descriptor Ptr Reg */
1794#define MDMA_D1_START_ADDR 0xFFC01F84 /* MemDMA1 Stream 1 Destination Start Address */
1795#define MDMA_D1_X_COUNT 0xFFC01F90 /* MemDMA1 Stream 1 Destination Inner-Loop Count */
1796#define MDMA_D1_Y_COUNT 0xFFC01F98 /* MemDMA1 Stream 1 Destination Outer-Loop Count */
1797#define MDMA_D1_X_MODIFY 0xFFC01F94 /* MemDMA1 Stream 1 Dest Inner-Loop Address-Increment */
1798#define MDMA_D1_Y_MODIFY 0xFFC01F9C /* MemDMA1 Stream 1 Dest Outer-Loop Address-Increment */
1799#define MDMA_D1_CURR_DESC_PTR 0xFFC01FA0 /* MemDMA1 Stream 1 Dest Current Descriptor Ptr reg */
1800#define MDMA_D1_CURR_ADDR 0xFFC01FA4 /* MemDMA1 Stream 1 Dest Current Address */
1801#define MDMA_D1_CURR_X_COUNT 0xFFC01FB0 /* MemDMA1 Stream 1 Dest Current Inner-Loop Count */
1802#define MDMA_D1_CURR_Y_COUNT 0xFFC01FB8 /* MemDMA1 Stream 1 Dest Current Outer-Loop Count */
1803#define MDMA_D1_IRQ_STATUS 0xFFC01FA8 /* MemDMA1 Stream 1 Dest Interrupt/Status */
1804#define MDMA_D1_PERIPHERAL_MAP 0xFFC01FAC /* MemDMA1 Stream 1 Dest Peripheral Map */
1805
1806#define MDMA_S1_CONFIG 0xFFC01FC8 /* MemDMA1 Stream 1 Source Configuration */
1807#define MDMA_S1_NEXT_DESC_PTR 0xFFC01FC0 /* MemDMA1 Stream 1 Source Next Descriptor Ptr Reg */
1808#define MDMA_S1_START_ADDR 0xFFC01FC4 /* MemDMA1 Stream 1 Source Start Address */
1809#define MDMA_S1_X_COUNT 0xFFC01FD0 /* MemDMA1 Stream 1 Source Inner-Loop Count */
1810#define MDMA_S1_Y_COUNT 0xFFC01FD8 /* MemDMA1 Stream 1 Source Outer-Loop Count */
1811#define MDMA_S1_X_MODIFY 0xFFC01FD4 /* MemDMA1 Stream 1 Source Inner-Loop Address-Increment */
1812#define MDMA_S1_Y_MODIFY 0xFFC01FDC /* MemDMA1 Stream 1 Source Outer-Loop Address-Increment */
1813#define MDMA_S1_CURR_DESC_PTR 0xFFC01FE0 /* MemDMA1 Stream 1 Source Current Descriptor Ptr reg */
1814#define MDMA_S1_CURR_ADDR 0xFFC01FE4 /* MemDMA1 Stream 1 Source Current Address */
1815#define MDMA_S1_CURR_X_COUNT 0xFFC01FF0 /* MemDMA1 Stream 1 Source Current Inner-Loop Count */
1816#define MDMA_S1_CURR_Y_COUNT 0xFFC01FF8 /* MemDMA1 Stream 1 Source Current Outer-Loop Count */
1817#define MDMA_S1_IRQ_STATUS 0xFFC01FE8 /* MemDMA1 Stream 1 Source Interrupt/Status */
1818#define MDMA_S1_PERIPHERAL_MAP 0xFFC01FEC /* MemDMA1 Stream 1 Source Peripheral Map */
1819
1820#define DMA0_CONFIG 0xFFC01C08 /* DMA1 Channel 0 Configuration register */
1821#define DMA0_NEXT_DESC_PTR 0xFFC01C00 /* DMA1 Channel 0 Next Descripter Ptr Reg */
1822#define DMA0_START_ADDR 0xFFC01C04 /* DMA1 Channel 0 Start Address */
1823#define DMA0_X_COUNT 0xFFC01C10 /* DMA1 Channel 0 Inner Loop Count */
1824#define DMA0_Y_COUNT 0xFFC01C18 /* DMA1 Channel 0 Outer Loop Count */
1825#define DMA0_X_MODIFY 0xFFC01C14 /* DMA1 Channel 0 Inner Loop Addr Increment */
1826#define DMA0_Y_MODIFY 0xFFC01C1C /* DMA1 Channel 0 Outer Loop Addr Increment */
1827#define DMA0_CURR_DESC_PTR 0xFFC01C20 /* DMA1 Channel 0 Current Descriptor Pointer */
1828#define DMA0_CURR_ADDR 0xFFC01C24 /* DMA1 Channel 0 Current Address Pointer */
1829#define DMA0_CURR_X_COUNT 0xFFC01C30 /* DMA1 Channel 0 Current Inner Loop Count */
1830#define DMA0_CURR_Y_COUNT 0xFFC01C38 /* DMA1 Channel 0 Current Outer Loop Count */
1831#define DMA0_IRQ_STATUS 0xFFC01C28 /* DMA1 Channel 0 Interrupt Status Register */
1832#define DMA0_PERIPHERAL_MAP 0xFFC01C2C /* DMA1 Channel 0 Peripheral Map Register */
1833
1834#define DMA1_CONFIG 0xFFC00C08 /* DMA2 Channel 0 Configuration register */
1835#define DMA1_NEXT_DESC_PTR 0xFFC00C00 /* DMA2 Channel 0 Next Descripter Ptr Reg */
1836#define DMA1_START_ADDR 0xFFC00C04 /* DMA2 Channel 0 Start Address */
1837#define DMA1_X_COUNT 0xFFC00C10 /* DMA2 Channel 0 Inner Loop Count */
1838#define DMA1_Y_COUNT 0xFFC00C18 /* DMA2 Channel 0 Outer Loop Count */
1839#define DMA1_X_MODIFY 0xFFC00C14 /* DMA2 Channel 0 Inner Loop Addr Increment */
1840#define DMA1_Y_MODIFY 0xFFC00C1C /* DMA2 Channel 0 Outer Loop Addr Increment */
1841#define DMA1_CURR_DESC_PTR 0xFFC00C20 /* DMA2 Channel 0 Current Descriptor Pointer */
1842#define DMA1_CURR_ADDR 0xFFC00C24 /* DMA2 Channel 0 Current Address Pointer */
1843#define DMA1_CURR_X_COUNT 0xFFC00C30 /* DMA2 Channel 0 Current Inner Loop Count */
1844#define DMA1_CURR_Y_COUNT 0xFFC00C38 /* DMA2 Channel 0 Current Outer Loop Count */
1845#define DMA1_IRQ_STATUS 0xFFC00C28 /* DMA2 Channel 0 Interrupt /Status Register */
1846#define DMA1_PERIPHERAL_MAP 0xFFC00C2C /* DMA2 Channel 0 Peripheral Map Register */
1847
1848#define DMA2_CONFIG 0xFFC00C48 /* DMA2 Channel 1 Configuration register */
1849#define DMA2_NEXT_DESC_PTR 0xFFC00C40 /* DMA2 Channel 1 Next Descripter Ptr Reg */
1850#define DMA2_START_ADDR 0xFFC00C44 /* DMA2 Channel 1 Start Address */
1851#define DMA2_X_COUNT 0xFFC00C50 /* DMA2 Channel 1 Inner Loop Count */
1852#define DMA2_Y_COUNT 0xFFC00C58 /* DMA2 Channel 1 Outer Loop Count */
1853#define DMA2_X_MODIFY 0xFFC00C54 /* DMA2 Channel 1 Inner Loop Addr Increment */
1854#define DMA2_Y_MODIFY 0xFFC00C5C /* DMA2 Channel 1 Outer Loop Addr Increment */
1855#define DMA2_CURR_DESC_PTR 0xFFC00C60 /* DMA2 Channel 1 Current Descriptor Pointer */
1856#define DMA2_CURR_ADDR 0xFFC00C64 /* DMA2 Channel 1 Current Address Pointer */
1857#define DMA2_CURR_X_COUNT 0xFFC00C70 /* DMA2 Channel 1 Current Inner Loop Count */
1858#define DMA2_CURR_Y_COUNT 0xFFC00C78 /* DMA2 Channel 1 Current Outer Loop Count */
1859#define DMA2_IRQ_STATUS 0xFFC00C68 /* DMA2 Channel 1 Interrupt /Status Register */
1860#define DMA2_PERIPHERAL_MAP 0xFFC00C6C /* DMA2 Channel 1 Peripheral Map Register */
1861
1862#define DMA3_CONFIG 0xFFC00C88 /* DMA2 Channel 2 Configuration register */
1863#define DMA3_NEXT_DESC_PTR 0xFFC00C80 /* DMA2 Channel 2 Next Descripter Ptr Reg */
1864#define DMA3_START_ADDR 0xFFC00C84 /* DMA2 Channel 2 Start Address */
1865#define DMA3_X_COUNT 0xFFC00C90 /* DMA2 Channel 2 Inner Loop Count */
1866#define DMA3_Y_COUNT 0xFFC00C98 /* DMA2 Channel 2 Outer Loop Count */
1867#define DMA3_X_MODIFY 0xFFC00C94 /* DMA2 Channel 2 Inner Loop Addr Increment */
1868#define DMA3_Y_MODIFY 0xFFC00C9C /* DMA2 Channel 2 Outer Loop Addr Increment */
1869#define DMA3_CURR_DESC_PTR 0xFFC00CA0 /* DMA2 Channel 2 Current Descriptor Pointer */
1870#define DMA3_CURR_ADDR 0xFFC00CA4 /* DMA2 Channel 2 Current Address Pointer */
1871#define DMA3_CURR_X_COUNT 0xFFC00CB0 /* DMA2 Channel 2 Current Inner Loop Count */
1872#define DMA3_CURR_Y_COUNT 0xFFC00CB8 /* DMA2 Channel 2 Current Outer Loop Count */
1873#define DMA3_IRQ_STATUS 0xFFC00CA8 /* DMA2 Channel 2 Interrupt /Status Register */
1874#define DMA3_PERIPHERAL_MAP 0xFFC00CAC /* DMA2 Channel 2 Peripheral Map Register */
1875
1876#define DMA4_CONFIG 0xFFC00CC8 /* DMA2 Channel 3 Configuration register */
1877#define DMA4_NEXT_DESC_PTR 0xFFC00CC0 /* DMA2 Channel 3 Next Descripter Ptr Reg */
1878#define DMA4_START_ADDR 0xFFC00CC4 /* DMA2 Channel 3 Start Address */
1879#define DMA4_X_COUNT 0xFFC00CD0 /* DMA2 Channel 3 Inner Loop Count */
1880#define DMA4_Y_COUNT 0xFFC00CD8 /* DMA2 Channel 3 Outer Loop Count */
1881#define DMA4_X_MODIFY 0xFFC00CD4 /* DMA2 Channel 3 Inner Loop Addr Increment */
1882#define DMA4_Y_MODIFY 0xFFC00CDC /* DMA2 Channel 3 Outer Loop Addr Increment */
1883#define DMA4_CURR_DESC_PTR 0xFFC00CE0 /* DMA2 Channel 3 Current Descriptor Pointer */
1884#define DMA4_CURR_ADDR 0xFFC00CE4 /* DMA2 Channel 3 Current Address Pointer */
1885#define DMA4_CURR_X_COUNT 0xFFC00CF0 /* DMA2 Channel 3 Current Inner Loop Count */
1886#define DMA4_CURR_Y_COUNT 0xFFC00CF8 /* DMA2 Channel 3 Current Outer Loop Count */
1887#define DMA4_IRQ_STATUS 0xFFC00CE8 /* DMA2 Channel 3 Interrupt /Status Register */
1888#define DMA4_PERIPHERAL_MAP 0xFFC00CEC /* DMA2 Channel 3 Peripheral Map Register */
1889
1890#define DMA5_CONFIG 0xFFC00D08 /* DMA2 Channel 4 Configuration register */
1891#define DMA5_NEXT_DESC_PTR 0xFFC00D00 /* DMA2 Channel 4 Next Descripter Ptr Reg */
1892#define DMA5_START_ADDR 0xFFC00D04 /* DMA2 Channel 4 Start Address */
1893#define DMA5_X_COUNT 0xFFC00D10 /* DMA2 Channel 4 Inner Loop Count */
1894#define DMA5_Y_COUNT 0xFFC00D18 /* DMA2 Channel 4 Outer Loop Count */
1895#define DMA5_X_MODIFY 0xFFC00D14 /* DMA2 Channel 4 Inner Loop Addr Increment */
1896#define DMA5_Y_MODIFY 0xFFC00D1C /* DMA2 Channel 4 Outer Loop Addr Increment */
1897#define DMA5_CURR_DESC_PTR 0xFFC00D20 /* DMA2 Channel 4 Current Descriptor Pointer */
1898#define DMA5_CURR_ADDR 0xFFC00D24 /* DMA2 Channel 4 Current Address Pointer */
1899#define DMA5_CURR_X_COUNT 0xFFC00D30 /* DMA2 Channel 4 Current Inner Loop Count */
1900#define DMA5_CURR_Y_COUNT 0xFFC00D38 /* DMA2 Channel 4 Current Outer Loop Count */
1901#define DMA5_IRQ_STATUS 0xFFC00D28 /* DMA2 Channel 4 Interrupt /Status Register */
1902#define DMA5_PERIPHERAL_MAP 0xFFC00D2C /* DMA2 Channel 4 Peripheral Map Register */
1903
1904#define DMA6_CONFIG 0xFFC00D48 /* DMA2 Channel 5 Configuration register */
1905#define DMA6_NEXT_DESC_PTR 0xFFC00D40 /* DMA2 Channel 5 Next Descripter Ptr Reg */
1906#define DMA6_START_ADDR 0xFFC00D44 /* DMA2 Channel 5 Start Address */
1907#define DMA6_X_COUNT 0xFFC00D50 /* DMA2 Channel 5 Inner Loop Count */
1908#define DMA6_Y_COUNT 0xFFC00D58 /* DMA2 Channel 5 Outer Loop Count */
1909#define DMA6_X_MODIFY 0xFFC00D54 /* DMA2 Channel 5 Inner Loop Addr Increment */
1910#define DMA6_Y_MODIFY 0xFFC00D5C /* DMA2 Channel 5 Outer Loop Addr Increment */
1911#define DMA6_CURR_DESC_PTR 0xFFC00D60 /* DMA2 Channel 5 Current Descriptor Pointer */
1912#define DMA6_CURR_ADDR 0xFFC00D64 /* DMA2 Channel 5 Current Address Pointer */
1913#define DMA6_CURR_X_COUNT 0xFFC00D70 /* DMA2 Channel 5 Current Inner Loop Count */
1914#define DMA6_CURR_Y_COUNT 0xFFC00D78 /* DMA2 Channel 5 Current Outer Loop Count */
1915#define DMA6_IRQ_STATUS 0xFFC00D68 /* DMA2 Channel 5 Interrupt /Status Register */
1916#define DMA6_PERIPHERAL_MAP 0xFFC00D6C /* DMA2 Channel 5 Peripheral Map Register */
1917
1918#define DMA7_CONFIG 0xFFC00D88 /* DMA2 Channel 6 Configuration register */
1919#define DMA7_NEXT_DESC_PTR 0xFFC00D80 /* DMA2 Channel 6 Next Descripter Ptr Reg */
1920#define DMA7_START_ADDR 0xFFC00D84 /* DMA2 Channel 6 Start Address */
1921#define DMA7_X_COUNT 0xFFC00D90 /* DMA2 Channel 6 Inner Loop Count */
1922#define DMA7_Y_COUNT 0xFFC00D98 /* DMA2 Channel 6 Outer Loop Count */
1923#define DMA7_X_MODIFY 0xFFC00D94 /* DMA2 Channel 6 Inner Loop Addr Increment */
1924#define DMA7_Y_MODIFY 0xFFC00D9C /* DMA2 Channel 6 Outer Loop Addr Increment */
1925#define DMA7_CURR_DESC_PTR 0xFFC00DA0 /* DMA2 Channel 6 Current Descriptor Pointer */
1926#define DMA7_CURR_ADDR 0xFFC00DA4 /* DMA2 Channel 6 Current Address Pointer */
1927#define DMA7_CURR_X_COUNT 0xFFC00DB0 /* DMA2 Channel 6 Current Inner Loop Count */
1928#define DMA7_CURR_Y_COUNT 0xFFC00DB8 /* DMA2 Channel 6 Current Outer Loop Count */
1929#define DMA7_IRQ_STATUS 0xFFC00DA8 /* DMA2 Channel 6 Interrupt /Status Register */
1930#define DMA7_PERIPHERAL_MAP 0xFFC00DAC /* DMA2 Channel 6 Peripheral Map Register */
1931
1932#define TIMER_ENABLE 0xFFC00680 /* Timer Enable Register */
1933#define TIMER_DISABLE 0xFFC00684 /* Timer Disable register */
1934#define TIMER_STATUS 0xFFC00688 /* Timer Status register */
1935
1936/* DMAx_CONFIG, MDMA_yy_CONFIG, IMDMA_yy_CONFIG Masks */
1937#define WDSIZE8 0x00000000 /* Word Size 8 bits */
1938#define WDSIZE16 0x00000004 /* Word Size 16 bits */
1939#define WDSIZE32 0x00000008 /* Word Size 32 bits */
1940
1941#endif /* _DEF_BF561_H */