blob: e31131f6e2a4fb3f01254c48ef4df8d5ce759d3a [file] [log] [blame]
Macpaul Line0eb35a2011-10-19 20:41:10 +00001/*
2 * Copyright (C) 2011 Andes Technology Corporation
3 * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
4 * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Macpaul Line0eb35a2011-10-19 20:41:10 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include <asm/arch/ag101.h>
13
14/*
15 * CPU and Board Configuration Options
16 */
17#define CONFIG_ADP_AG101
18
19#define CONFIG_USE_INTERRUPT
20
21#define CONFIG_SKIP_LOWLEVEL_INIT
22
ken kuo3756a372013-06-08 11:14:12 +080023/*
24 * Definitions related to passing arguments to kernel.
25 */
26#define CONFIG_CMDLINE_TAG /* send commandline to Kernel */
27#define CONFIG_SETUP_MEMORY_TAGS /* send memory definition to kernel */
28#define CONFIG_INITRD_TAG /* send initrd params */
29
Macpaul Line0eb35a2011-10-19 20:41:10 +000030#ifndef CONFIG_SKIP_LOWLEVEL_INIT
31#define CONFIG_MEM_REMAP
32#endif
33
34#ifdef CONFIG_SKIP_LOWLEVEL_INIT
35#define CONFIG_SYS_TEXT_BASE 0x03200000
36#else
37#define CONFIG_SYS_TEXT_BASE 0x00000000
38#endif
39
40/*
41 * Timer
42 */
Macpaul Line0eb35a2011-10-19 20:41:10 +000043#define CONFIG_SYS_CLK_FREQ 48000000
44#define VERSION_CLOCK CONFIG_SYS_CLK_FREQ
45
46/*
47 * Use Externel CLOCK or PCLK
48 */
49#undef CONFIG_FTRTC010_EXTCLK
50
51#ifndef CONFIG_FTRTC010_EXTCLK
52#define CONFIG_FTRTC010_PCLK
53#endif
54
55#ifdef CONFIG_FTRTC010_EXTCLK
56#define TIMER_CLOCK 32768 /* CONFIG_FTRTC010_EXTCLK */
57#else
58#define TIMER_CLOCK CONFIG_SYS_HZ /* CONFIG_FTRTC010_PCLK */
59#endif
60
61#define TIMER_LOAD_VAL 0xffffffff
62
63/*
64 * Real Time Clock
65 */
66#define CONFIG_RTC_FTRTC010
67
68/*
69 * Real Time Clock Divider
70 * RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ)
71 */
72#define OSC_5MHZ (5*1000000)
73#define OSC_CLK (2*OSC_5MHZ)
74#define RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ)
75
76/*
77 * Serial console configuration
78 */
79
80/* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */
81#define CONFIG_BAUDRATE 38400
82#define CONFIG_CONS_INDEX 1
83#define CONFIG_SYS_NS16550
84#define CONFIG_SYS_NS16550_SERIAL
85#define CONFIG_SYS_NS16550_COM1 CONFIG_FTUART010_02_BASE
86#define CONFIG_SYS_NS16550_REG_SIZE -4
87#define CONFIG_SYS_NS16550_CLK ((46080000 * 20) / 25) /* AG101 */
88
Macpaul Line0eb35a2011-10-19 20:41:10 +000089/*
90 * Ethernet
91 */
92#define CONFIG_FTMAC100
93
94#define CONFIG_BOOTDELAY 3
95
96/*
97 * SD (MMC) controller
98 */
99#define CONFIG_MMC
100#define CONFIG_CMD_MMC
101#define CONFIG_GENERIC_MMC
102#define CONFIG_DOS_PARTITION
103#define CONFIG_FTSDC010
104#define CONFIG_FTSDC010_NUMBER 1
ken kuo24933fa2013-06-08 11:14:11 +0800105#define CONFIG_FTSDC010_SDIO
Macpaul Line0eb35a2011-10-19 20:41:10 +0000106#define CONFIG_CMD_FAT
ken kuo24933fa2013-06-08 11:14:11 +0800107#define CONFIG_CMD_EXT2
Macpaul Line0eb35a2011-10-19 20:41:10 +0000108
109/*
110 * Command line configuration.
111 */
112#include <config_cmd_default.h>
113
114#define CONFIG_CMD_CACHE
115#define CONFIG_CMD_DATE
116#define CONFIG_CMD_PING
117
118/*
119 * Miscellaneous configurable options
120 */
121#define CONFIG_SYS_LONGHELP /* undef to save memory */
122#define CONFIG_SYS_PROMPT "NDS32 # " /* Monitor Command Prompt */
123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
124
125/* Print Buffer Size */
126#define CONFIG_SYS_PBSIZE \
127 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
128
129/* max number of command args */
130#define CONFIG_SYS_MAXARGS 16
131
132/* Boot Argument Buffer Size */
133#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
134
135/*
Macpaul Line0eb35a2011-10-19 20:41:10 +0000136 * Size of malloc() pool
137 */
138/* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */
139#define CONFIG_SYS_MALLOC_LEN (512 << 10)
140
141/*
142 * size in bytes reserved for initial data
143 */
144#define CONFIG_SYS_GBL_DATA_SIZE 128
145
146/*
147 * AHB Controller configuration
148 */
149#define CONFIG_FTAHBC020S
150
151#ifdef CONFIG_FTAHBC020S
152#include <faraday/ftahbc020s.h>
153
154/* Address of PHYS_SDRAM_0 before memory remap is at 0x(100)00000 */
155#define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE 0x100
156
157/*
158 * CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6: this define is used in lowlevel_init.S,
159 * hence we cannot use FTAHBC020S_BSR_SIZE(2048) since it will use ffs() wrote
160 * in C language.
161 */
162#define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6 \
163 (FTAHBC020S_SLAVE_BSR_BASE(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE) | \
164 FTAHBC020S_SLAVE_BSR_SIZE(0xb))
165#endif
166
167/*
168 * Watchdog
169 */
170#define CONFIG_FTWDT010_WATCHDOG
171
172/*
173 * PMU Power controller configuration
174 */
175#define CONFIG_PMU
176#define CONFIG_FTPMU010_POWER
177
178#ifdef CONFIG_FTPMU010_POWER
179#include <faraday/ftpmu010.h>
180#define CONFIG_SYS_FTPMU010_PDLLCR0_HCLKOUTDIS 0x0E
181#define CONFIG_SYS_FTPMU010_SDRAMHTC (FTPMU010_SDRAMHTC_EBICTRL_DCSR | \
182 FTPMU010_SDRAMHTC_EBIDATA_DCSR | \
183 FTPMU010_SDRAMHTC_SDRAMCS_DCSR | \
184 FTPMU010_SDRAMHTC_SDRAMCTL_DCSR | \
185 FTPMU010_SDRAMHTC_CKE_DCSR | \
186 FTPMU010_SDRAMHTC_DQM_DCSR | \
187 FTPMU010_SDRAMHTC_SDCLK_DCSR)
188#endif
189
190/*
191 * SDRAM controller configuration
192 */
193#define CONFIG_FTSDMC021
194
195#ifdef CONFIG_FTSDMC021
196#include <faraday/ftsdmc021.h>
197
198#define CONFIG_SYS_FTSDMC021_TP1 (FTSDMC021_TP1_TRP(1) | \
199 FTSDMC021_TP1_TRCD(1) | \
200 FTSDMC021_TP1_TRF(3) | \
201 FTSDMC021_TP1_TWR(1) | \
202 FTSDMC021_TP1_TCL(2))
203
204#define CONFIG_SYS_FTSDMC021_TP2 (FTSDMC021_TP2_INI_PREC(4) | \
205 FTSDMC021_TP2_INI_REFT(8) | \
206 FTSDMC021_TP2_REF_INTV(0x180))
207
208/*
209 * CONFIG_SYS_FTSDMC021_CR1: this define is used in lowlevel_init.S,
210 * hence we cannot use FTSDMC021_BANK_SIZE(64) since it will use ffs() wrote in
211 * C language.
212 */
213#define CONFIG_SYS_FTSDMC021_CR1 (FTSDMC021_CR1_DDW(2) | \
214 FTSDMC021_CR1_DSZ(3) | \
215 FTSDMC021_CR1_MBW(2) | \
216 FTSDMC021_CR1_BNKSIZE(6))
217
218#define CONFIG_SYS_FTSDMC021_CR2 (FTSDMC021_CR2_IPREC | \
219 FTSDMC021_CR2_IREF | \
220 FTSDMC021_CR2_ISMR)
221
222#define CONFIG_SYS_FTSDMC021_BANK0_BASE CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE
223#define CONFIG_SYS_FTSDMC021_BANK0_BSR (FTSDMC021_BANK_ENABLE | \
224 CONFIG_SYS_FTSDMC021_BANK0_BASE)
225
ken kuo7abab272013-06-08 11:14:09 +0800226#define CONFIG_SYS_FTSDMC021_BANK1_BASE \
227 (CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE + (PHYS_SDRAM_0_SIZE >> 20))
228#define CONFIG_SYS_FTSDMC021_BANK1_BSR (FTSDMC021_BANK_ENABLE | \
229 CONFIG_SYS_FTSDMC021_BANK1_BASE)
230
Macpaul Line0eb35a2011-10-19 20:41:10 +0000231#endif
232
233/*
234 * Physical Memory Map
235 */
236#if defined(CONFIG_MEM_REMAP) || defined(CONFIG_SKIP_LOWLEVEL_INIT)
237#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
238#if defined(CONFIG_MEM_REMAP)
239#define PHYS_SDRAM_0_AT_INIT 0x10000000 /* SDRAM Bank #1 before remap*/
240#endif
241#else /* !CONFIG_SKIP_LOWLEVEL_INIT && !CONFIG_MEM_REMAP */
242#define PHYS_SDRAM_0 0x10000000 /* SDRAM Bank #1 */
243#endif
ken kuo7abab272013-06-08 11:14:09 +0800244#define PHYS_SDRAM_1 \
245 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
Macpaul Line0eb35a2011-10-19 20:41:10 +0000246
ken kuo7abab272013-06-08 11:14:09 +0800247#define CONFIG_NR_DRAM_BANKS 2 /* we have 2 bank of DRAM */
Macpaul Line0eb35a2011-10-19 20:41:10 +0000248#define PHYS_SDRAM_0_SIZE 0x04000000 /* 64 MB */
ken kuo7abab272013-06-08 11:14:09 +0800249#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
Macpaul Line0eb35a2011-10-19 20:41:10 +0000250
251#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
252
253#ifdef CONFIG_MEM_REMAP
254#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0xA0000 - \
255 GENERATED_GBL_DATA_SIZE)
256#else
257#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
258 GENERATED_GBL_DATA_SIZE)
259#endif /* CONFIG_MEM_REMAP */
260
261/*
262 * Load address and memory test area should agree with
263 * arch/nds32/config.mk. Be careful not to overwrite U-boot itself.
264 */
265#define CONFIG_SYS_LOAD_ADDR 0x300000
266
267/* memtest works on 63 MB in DRAM */
268#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_0
269#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_0 + 0x03F00000)
270
271/*
272 * Static memory controller configuration
273 */
274#define CONFIG_FTSMC020
275
276#ifdef CONFIG_FTSMC020
277#include <faraday/ftsmc020.h>
278
279#ifdef CONFIG_SKIP_LOWLEVEL_INIT
280#define CONFIG_SYS_FTSMC020_CONFIGS { \
281 { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \
282 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \
283}
284#else
285#define CONFIG_SYS_FTSMC020_CONFIGS { \
286 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \
287}
288#endif
289
290/*
291 * There are 2 bank connected to FTSMC020 on ADP-AG101.
292 * You can use jumper and switch to force it booted from ROM or FLASH.
293 * MA17: Lo, SW5 = "0101": BANK0: ROM, BANK1: FLASH.
294 * MA17: Hi, SW5 = "1010": BANK0: FLASH; ROM is disabled.
295 */
296#ifndef CONFIG_SKIP_LOWLEVEL_INIT /* FLASH is on BANK 0 */
297#define FTSMC020_BANK0_LOWLV_CONFIG (FTSMC020_BANK_ENABLE | \
298 FTSMC020_BANK_SIZE_32M | \
299 FTSMC020_BANK_MBW_32)
300
301#define FTSMC020_BANK0_LOWLV_TIMING (FTSMC020_TPR_RBE | \
302 FTSMC020_TPR_AST(1) | \
303 FTSMC020_TPR_CTW(1) | \
304 FTSMC020_TPR_ATI(1) | \
305 FTSMC020_TPR_AT2(1) | \
306 FTSMC020_TPR_WTC(1) | \
307 FTSMC020_TPR_AHT(1) | \
308 FTSMC020_TPR_TRNA(1))
309#endif
310
311/*
312 * This FTSMC020_BANK0_CONFIG indecates the setting of BANK0.
313 * 1. When CONFIG_SKIP_LOWLEVEL_INIT is enabled, BANK0 is EEPROM,
314 * Do NOT enable BANK0 in FTSMC020_BANK0_CONFIG under this condition.
315 * 2. When CONFIG_SKIP_LOWLEVEL_INIT is undefined, BANK0 is FLASH.
316 */
317#define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_SIZE_32M | \
318 FTSMC020_BANK_MBW_32)
319
320#define FTSMC020_BANK0_TIMING (FTSMC020_TPR_RBE | \
321 FTSMC020_TPR_AST(3) | \
322 FTSMC020_TPR_CTW(3) | \
323 FTSMC020_TPR_ATI(0xf) | \
324 FTSMC020_TPR_AT2(3) | \
325 FTSMC020_TPR_WTC(3) | \
326 FTSMC020_TPR_AHT(3) | \
327 FTSMC020_TPR_TRNA(0xf))
328
329#define FTSMC020_BANK1_CONFIG (FTSMC020_BANK_ENABLE | \
330 FTSMC020_BANK_BASE(PHYS_FLASH_1) | \
331 FTSMC020_BANK_SIZE_32M | \
332 FTSMC020_BANK_MBW_32)
333
334#define FTSMC020_BANK1_TIMING (FTSMC020_TPR_RBE | \
335 FTSMC020_TPR_AST(1) | \
336 FTSMC020_TPR_CTW(1) | \
337 FTSMC020_TPR_ATI(1) | \
338 FTSMC020_TPR_AT2(1) | \
339 FTSMC020_TPR_WTC(1) | \
340 FTSMC020_TPR_AHT(1) | \
341 FTSMC020_TPR_TRNA(1))
342#endif /* CONFIG_FTSMC020 */
343
344/*
345 * FLASH and environment organization
346 */
347/* use CFI framework */
348#define CONFIG_SYS_FLASH_CFI
349#define CONFIG_FLASH_CFI_DRIVER
350
351#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
352#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
353
354/* support JEDEC */
355
356/* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
357#ifdef CONFIG_SKIP_LOWLEVEL_INIT
358#define PHYS_FLASH_1 0x80400000 /* BANK 1 */
359#else /* !CONFIG_SKIP_LOWLEVEL_INIT */
360#ifdef CONFIG_MEM_REMAP
361#define PHYS_FLASH_1 0x80000000 /* BANK 0 */
362#else
363#define PHYS_FLASH_1 0x00000000 /* BANK 0 */
364#endif /* CONFIG_MEM_REMAP */
365#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
366
367#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
368#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
369#define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
370
371#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
372#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
373
374/* max number of memory banks */
375/*
376 * There are 4 banks supported for this Controller,
377 * but we have only 1 bank connected to flash on board
378 */
379#define CONFIG_SYS_MAX_FLASH_BANKS 1
380
381/* max number of sectors on one chip */
382#define CONFIG_FLASH_SECTOR_SIZE (0x10000*2*2)
383#define CONFIG_ENV_SECT_SIZE CONFIG_FLASH_SECTOR_SIZE
384#define CONFIG_SYS_MAX_FLASH_SECT 128
385
386/* environments */
387#define CONFIG_ENV_IS_IN_FLASH
388#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
389#define CONFIG_ENV_SIZE 8192
390#define CONFIG_ENV_OVERWRITE
391
392#endif /* __CONFIG_H */