blob: bdb869bed41f2db8f9ad7d06f348525bc41ad6d6 [file] [log] [blame]
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04001/*
2 * K2HK: Clock management APIs
3 *
4 * (C) Copyright 2012-2014
5 * Texas Instruments Incorporated, <www.ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __ASM_ARCH_CLOCK_K2HK_H
11#define __ASM_ARCH_CLOCK_K2HK_H
12
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040013enum ext_clk_e {
14 sys_clk,
15 alt_core_clk,
16 pa_clk,
17 tetris_clk,
18 ddr3a_clk,
19 ddr3b_clk,
20 mcm_clk,
21 pcie_clk,
22 sgmii_srio_clk,
23 xgmii_clk,
24 usb_clk,
25 rp1_clk,
26 ext_clk_count /* number of external clocks */
27};
28
29extern unsigned int external_clk[ext_clk_count];
30
31enum clk_e {
32 core_pll_clk,
33 pass_pll_clk,
34 tetris_pll_clk,
35 ddr3a_pll_clk,
36 ddr3b_pll_clk,
37 sys_clk0_clk,
38 sys_clk0_1_clk,
39 sys_clk0_2_clk,
40 sys_clk0_3_clk,
41 sys_clk0_4_clk,
42 sys_clk0_6_clk,
43 sys_clk0_8_clk,
44 sys_clk0_12_clk,
45 sys_clk0_24_clk,
46 sys_clk1_clk,
47 sys_clk1_3_clk,
48 sys_clk1_4_clk,
49 sys_clk1_6_clk,
50 sys_clk1_12_clk,
51 sys_clk2_clk,
52 sys_clk3_clk
53};
54
Khoronzhuk, Ivand5cb1bb2014-07-09 23:44:44 +030055#define KS2_CLK1_6 sys_clk0_6_clk
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040056
57/* PLL identifiers */
58enum pll_type_e {
59 CORE_PLL,
60 PASS_PLL,
61 TETRIS_PLL,
62 DDR3A_PLL,
63 DDR3B_PLL,
64};
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040065
Vitaly Andrianov047e7802014-07-25 22:23:19 +030066enum {
67 SPD800,
68 SPD1000,
69 SPD1200,
70 SPD1350,
71 SPD1400,
72 SPD_RSV
73};
74
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040075#define CORE_PLL_799 {CORE_PLL, 13, 1, 2}
76#define CORE_PLL_983 {CORE_PLL, 16, 1, 2}
Vitaly Andrianov047e7802014-07-25 22:23:19 +030077#define CORE_PLL_999 {CORE_PLL, 122, 15, 1}
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040078#define CORE_PLL_1167 {CORE_PLL, 19, 1, 2}
79#define CORE_PLL_1228 {CORE_PLL, 20, 1, 2}
Vitaly Andrianov047e7802014-07-25 22:23:19 +030080#define CORE_PLL_1200 {CORE_PLL, 625, 32, 2}
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040081#define PASS_PLL_1228 {PASS_PLL, 20, 1, 2}
82#define PASS_PLL_983 {PASS_PLL, 16, 1, 2}
83#define PASS_PLL_1050 {PASS_PLL, 205, 12, 2}
84#define TETRIS_PLL_500 {TETRIS_PLL, 8, 1, 2}
85#define TETRIS_PLL_750 {TETRIS_PLL, 12, 1, 2}
Vitaly Andrianov047e7802014-07-25 22:23:19 +030086#define TETRIS_PLL_800 {TETRIS_PLL, 32, 5, 1}
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040087#define TETRIS_PLL_687 {TETRIS_PLL, 11, 1, 2}
88#define TETRIS_PLL_625 {TETRIS_PLL, 10, 1, 2}
89#define TETRIS_PLL_812 {TETRIS_PLL, 13, 1, 2}
90#define TETRIS_PLL_875 {TETRIS_PLL, 14, 1, 2}
Vitaly Andrianov047e7802014-07-25 22:23:19 +030091#define TETRIS_PLL_1000 {TETRIS_PLL, 40, 5, 1}
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040092#define TETRIS_PLL_1188 {TETRIS_PLL, 19, 2, 1}
93#define TETRIS_PLL_1200 {TETRIS_PLL, 48, 5, 1}
Vitaly Andrianov047e7802014-07-25 22:23:19 +030094#define TETRIS_PLL_1350 {TETRIS_PLL, 54, 5, 1}
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040095#define TETRIS_PLL_1375 {TETRIS_PLL, 22, 2, 1}
96#define TETRIS_PLL_1400 {TETRIS_PLL, 56, 5, 1}
97#define DDR3_PLL_200(x) {DDR3##x##_PLL, 4, 1, 2}
98#define DDR3_PLL_400(x) {DDR3##x##_PLL, 16, 1, 4}
99#define DDR3_PLL_800(x) {DDR3##x##_PLL, 16, 1, 2}
100#define DDR3_PLL_333(x) {DDR3##x##_PLL, 20, 1, 6}
101
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400102#endif