blob: 5d0a4242a8ab31bc27ab1c532a6f5804c66dde81 [file] [log] [blame]
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +00001/*
2 * Copyright (C) 2013 Suriyan Ramasami <suriyan.r@gmail.com>
3 *
4 * Based on dockstar.c originally written by
5 * Copyright (C) 2010 Eric C. Cooper <ecc@cmu.edu>
6 *
7 * Based on sheevaplug.c originally written by
8 * Prafulla Wadaskar <prafulla@marvell.com>
9 * (C) Copyright 2009
10 * Marvell Semiconductor <www.marvell.com>
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +000013 */
14
15#include <common.h>
16#include <miiphy.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060017#include <asm/mach-types.h>
Stefan Roesec2437842014-10-22 12:13:06 +020018#include <asm/arch/soc.h>
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +000019#include <asm/arch/mpp.h>
20#include <asm/arch/cpu.h>
21#include <asm/io.h>
22
23DECLARE_GLOBAL_DATA_PTR;
24
25int board_early_init_f(void)
26{
27 /* Multi-Purpose Pins Functionality configuration */
28 static const u32 kwmpp_config[] = {
29 MPP0_NF_IO2,
30 MPP1_NF_IO3,
31 MPP2_NF_IO4,
32 MPP3_NF_IO5,
33 MPP4_NF_IO6,
34 MPP5_NF_IO7,
35 MPP6_SYSRST_OUTn,
36 MPP7_GPO,
37 MPP8_UART0_RTS,
38 MPP9_UART0_CTS,
39 MPP10_UART0_TXD,
40 MPP11_UART0_RXD,
41 MPP12_SD_CLK,
42 MPP13_SD_CMD,
43 MPP14_SD_D0,
44 MPP15_SD_D1,
45 MPP16_SD_D2,
46 MPP17_SD_D3,
47 MPP18_NF_IO0,
48 MPP19_NF_IO1,
49 MPP20_GPIO,
50 MPP21_GPIO,
51 MPP22_GPIO,
52 MPP23_GPIO,
53 MPP24_GPIO,
54 MPP25_GPIO,
55 MPP26_GPIO,
56 MPP27_GPIO,
57 MPP28_GPIO,
58 MPP29_TSMP9,
59 MPP30_GPIO,
60 MPP31_GPIO,
61 MPP32_GPIO,
62 MPP33_GPIO,
63 MPP34_GPIO,
64 MPP35_GPIO,
65 MPP36_GPIO,
66 MPP37_GPIO,
67 MPP38_GPIO,
68 MPP39_GPIO,
69 MPP40_GPIO,
70 MPP41_GPIO,
71 MPP42_GPIO,
72 MPP43_GPIO,
73 MPP44_GPIO,
74 MPP45_GPIO,
75 MPP46_GPIO,
76 MPP47_GPIO,
77 MPP48_GPIO,
78 MPP49_GPIO,
79 0
80 };
81
82 /*
83 * default gpio configuration
84 * There are maximum 64 gpios controlled through 2 sets of registers
85 * the below configuration configures mainly initial LED status
86 */
Stefan Roesec50ab392014-10-22 12:13:11 +020087 mvebu_config_gpio(GOFLEXHOME_OE_VAL_LOW,
88 GOFLEXHOME_OE_VAL_HIGH,
89 GOFLEXHOME_OE_LOW, GOFLEXHOME_OE_HIGH);
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +000090 kirkwood_mpp_conf(kwmpp_config, NULL);
91 return 0;
92}
93
94int board_init(void)
95{
Tom Rini48157342017-01-25 20:42:35 -050096 /*
97 * arch number of board
98 */
99 gd->bd->bi_arch_number = MACH_TYPE_GOFLEXHOME;
100
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +0000101 /* address of boot parameters */
Stefan Roese0b741752014-10-22 12:13:13 +0200102 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +0000103
104 return 0;
105}
106
107#ifdef CONFIG_RESET_PHY_R
108/* Configure and enable MV88E1116 PHY */
109void reset_phy(void)
110{
111 u16 reg;
112 u16 devadr;
113 char *name = "egiga0";
114
115 if (miiphy_set_current_dev(name))
116 return;
117
118 /* command to read PHY dev address */
119 if (miiphy_read(name, 0xEE, 0xEE, (u16 *)&devadr)) {
120 printf("Err..%s could not read PHY dev address\n",
121 __func__);
122 return;
123 }
124
125 /*
126 * Enable RGMII delay on Tx and Rx for CPU port
127 * Ref: sec 4.7.2 of chip datasheet
128 */
129 miiphy_write(name, devadr, MV88E1116_PGADR_REG, 2);
130 miiphy_read(name, devadr, MV88E1116_MAC_CTRL_REG, &reg);
131 reg |= (MV88E1116_RGMII_RXTM_CTRL | MV88E1116_RGMII_TXTM_CTRL);
132 miiphy_write(name, devadr, MV88E1116_MAC_CTRL_REG, reg);
133 miiphy_write(name, devadr, MV88E1116_PGADR_REG, 0);
134
135 /* reset the phy */
136 miiphy_reset(name, devadr);
137
138 printf("88E1116 Initialized on %s\n", name);
139}
140#endif /* CONFIG_RESET_PHY_R */
141
142#define GREEN_LED (1 << 14)
143#define ORANGE_LED (1 << 15)
144#define BOTH_LEDS (GREEN_LED | ORANGE_LED)
145#define NEITHER_LED 0
146
147static void set_leds(u32 leds, u32 blinking)
148{
149 struct kwgpio_registers *r;
150 u32 oe;
151 u32 bl;
152
Stefan Roesec50ab392014-10-22 12:13:11 +0200153 r = (struct kwgpio_registers *)MVEBU_GPIO1_BASE;
Suriyan Ramasamif0ec8af2013-04-11 07:17:25 +0000154 oe = readl(&r->oe) | BOTH_LEDS;
155 writel(oe & ~leds, &r->oe); /* active low */
156 bl = readl(&r->blink_en) & ~BOTH_LEDS;
157 writel(bl | blinking, &r->blink_en);
158}
159
160void show_boot_progress(int val)
161{
162 switch (val) {
163 case BOOTSTAGE_ID_RUN_OS: /* booting Linux */
164 set_leds(BOTH_LEDS, NEITHER_LED);
165 break;
166 case BOOTSTAGE_ID_NET_ETH_START: /* Ethernet initialization */
167 set_leds(GREEN_LED, GREEN_LED);
168 break;
169 default:
170 if (val < 0) /* error */
171 set_leds(ORANGE_LED, ORANGE_LED);
172 break;
173 }
174}