blob: da442fcc1802881ccae22c00af7f7f8a94e9255e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu49912402014-11-24 17:11:56 +08002/* Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liu49912402014-11-24 17:11:56 +08003 */
4
5#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glassa73bda42015-11-08 23:47:45 -07007#include <console.h>
Simon Glass9d1f6192019-08-02 09:44:25 -06008#include <env_internal.h>
Simon Glass284f71b2019-12-28 10:44:45 -07009#include <init.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080010#include <malloc.h>
11#include <ns16550.h>
12#include <nand.h>
13#include <i2c.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <spi_flash.h>
tang yuantian8dc02f32014-12-17 15:42:54 +080017#include "../common/sleep.h"
Simon Glassdd8e2242016-09-24 18:20:10 -060018#include "../common/spl.h"
Shengzhou Liu49912402014-11-24 17:11:56 +080019
20DECLARE_GLOBAL_DATA_PTR;
21
22phys_size_t get_effective_memsize(void)
23{
24 return CONFIG_SYS_L3_SIZE;
25}
26
27unsigned long get_board_sys_clk(void)
28{
29 return CONFIG_SYS_CLK_FREQ;
30}
31
32unsigned long get_board_ddr_clk(void)
33{
34 return CONFIG_DDR_CLK_FREQ;
35}
36
Shengzhou Liu796b33a2015-07-28 10:46:47 +080037#if defined(CONFIG_SPL_MMC_BOOT)
38#define GPIO1_SD_SEL 0x00020000
39int board_mmc_getcd(struct mmc *mmc)
40{
41 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
42 u32 val = in_be32(&pgpio->gpdat);
43
44 /* GPIO1_14, 0: eMMC, 1: SD */
45 val &= GPIO1_SD_SEL;
46
47 return val ? -1 : 1;
48}
49
50int board_mmc_getwp(struct mmc *mmc)
51{
52 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
53 u32 val = in_be32(&pgpio->gpdat);
54
55 val &= GPIO1_SD_SEL;
56
57 return val ? -1 : 0;
58}
59#endif
60
Shengzhou Liu49912402014-11-24 17:11:56 +080061void board_init_f(ulong bootflag)
62{
63 u32 plat_ratio, sys_clk, ccb_clk;
64 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
65
66 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
67 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
68
69 /* Update GD pointer */
70 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
71
72 console_init_f();
73
tang yuantian8dc02f32014-12-17 15:42:54 +080074#ifdef CONFIG_DEEP_SLEEP
75 /* disable the console if boot from deep sleep */
76 if (is_warm_boot())
77 fsl_dp_disable_console();
78#endif
79
Shengzhou Liu49912402014-11-24 17:11:56 +080080 /* initialize selected port with appropriate baud rate */
81 sys_clk = get_board_sys_clk();
82 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
83 ccb_clk = sys_clk * plat_ratio / 2;
84
85 NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
86 ccb_clk / 16 / CONFIG_BAUDRATE);
87
88#if defined(CONFIG_SPL_MMC_BOOT)
89 puts("\nSD boot...\n");
90#elif defined(CONFIG_SPL_SPI_BOOT)
91 puts("\nSPI boot...\n");
92#elif defined(CONFIG_SPL_NAND_BOOT)
93 puts("\nNAND boot...\n");
94#endif
95
96 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
97}
98
99void board_init_r(gd_t *gd, ulong dest_addr)
100{
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900101 struct bd_info *bd;
Shengzhou Liu49912402014-11-24 17:11:56 +0800102
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900103 bd = (struct bd_info *)(gd + sizeof(gd_t));
104 memset(bd, 0, sizeof(struct bd_info));
Shengzhou Liu49912402014-11-24 17:11:56 +0800105 gd->bd = bd;
106 bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
107 bd->bi_memsize = CONFIG_SYS_L3_SIZE;
108
Simon Glass302445a2017-01-23 13:31:22 -0700109 arch_cpu_init();
Shengzhou Liu49912402014-11-24 17:11:56 +0800110 get_clocks();
111 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
112 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -0400113 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Shengzhou Liu49912402014-11-24 17:11:56 +0800114
115#ifdef CONFIG_SPL_NAND_BOOT
116 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500117 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu49912402014-11-24 17:11:56 +0800118#endif
119#ifdef CONFIG_SPL_MMC_BOOT
120 mmc_initialize(bd);
121 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500122 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu49912402014-11-24 17:11:56 +0800123#endif
124#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassdd8e2242016-09-24 18:20:10 -0600125 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500126 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu49912402014-11-24 17:11:56 +0800127#endif
128
Tom Rini5cd7ece2019-11-18 20:02:10 -0500129 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -0600130 gd->env_valid = ENV_VALID;
Shengzhou Liu49912402014-11-24 17:11:56 +0800131
132 i2c_init_all();
133
Simon Glassd35f3382017-04-06 12:47:05 -0600134 dram_init();
Shengzhou Liu49912402014-11-24 17:11:56 +0800135
136#ifdef CONFIG_SPL_MMC_BOOT
137 mmc_boot();
138#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600139 fsl_spi_boot();
Shengzhou Liu49912402014-11-24 17:11:56 +0800140#elif defined(CONFIG_SPL_NAND_BOOT)
141 nand_boot();
142#endif
143}