blob: 7252be7db2d686832d4c6a5b5781e205f6b581f8 [file] [log] [blame]
wdenk416fef12002-05-15 20:05:05 +00001/*
2 * include/asm-ppc/cache.h
3 */
4#ifndef __ARCH_PPC_CACHE_H
5#define __ARCH_PPC_CACHE_H
6
7#include <linux/config.h>
8#include <asm/processor.h>
9
10/* bytes per L1 cache line */
Kumar Gala938e14e2008-01-08 01:22:21 -060011#if defined(CONFIG_8xx) || defined(CONFIG_IOP480)
12#define L1_CACHE_SHIFT 4
13#elif defined(CONFIG_PPC64BRIDGE)
Stefan Roeseeff3a0a2007-10-31 17:55:58 +010014#define L1_CACHE_SHIFT 7
wdenk416fef12002-05-15 20:05:05 +000015#else
Stefan Roeseeff3a0a2007-10-31 17:55:58 +010016#define L1_CACHE_SHIFT 5
Kumar Gala938e14e2008-01-08 01:22:21 -060017#endif
Stefan Roeseeff3a0a2007-10-31 17:55:58 +010018
19#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
20
21/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022 * For compatibility reasons support the CONFIG_SYS_CACHELINE_SIZE too
Stefan Roeseeff3a0a2007-10-31 17:55:58 +010023 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#ifndef CONFIG_SYS_CACHELINE_SIZE
25#define CONFIG_SYS_CACHELINE_SIZE L1_CACHE_BYTES
Stefan Roeseeff3a0a2007-10-31 17:55:58 +010026#endif
wdenk416fef12002-05-15 20:05:05 +000027
28#define L1_CACHE_ALIGN(x) (((x)+(L1_CACHE_BYTES-1))&~(L1_CACHE_BYTES-1))
29#define L1_CACHE_PAGES 8
30
31#define SMP_CACHE_BYTES L1_CACHE_BYTES
32
33#ifdef MODULE
34#define __cacheline_aligned __attribute__((__aligned__(L1_CACHE_BYTES)))
35#else
36#define __cacheline_aligned \
37 __attribute__((__aligned__(L1_CACHE_BYTES), \
38 __section__(".data.cacheline_aligned")))
39#endif
40
41#if defined(__KERNEL__) && !defined(__ASSEMBLY__)
42extern void flush_dcache_range(unsigned long start, unsigned long stop);
43extern void clean_dcache_range(unsigned long start, unsigned long stop);
44extern void invalidate_dcache_range(unsigned long start, unsigned long stop);
Stefan Roeseeff3a0a2007-10-31 17:55:58 +010045extern void flush_dcache(void);
46extern void invalidate_dcache(void);
Kumar Gala32090b32008-09-22 14:11:10 -050047extern void invalidate_icache(void);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#ifdef CONFIG_SYS_INIT_RAM_LOCK
wdenk416fef12002-05-15 20:05:05 +000049extern void unlock_ram_in_cache(void);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#endif /* CONFIG_SYS_INIT_RAM_LOCK */
wdenk416fef12002-05-15 20:05:05 +000051#endif /* __ASSEMBLY__ */
52
53/* prep registers for L2 */
54#define CACHECRBA 0x80000823 /* Cache configuration register address */
55#define L2CACHE_MASK 0x03 /* Mask for 2 L2 Cache bits */
56#define L2CACHE_512KB 0x00 /* 512KB */
57#define L2CACHE_256KB 0x01 /* 256KB */
58#define L2CACHE_1MB 0x02 /* 1MB */
59#define L2CACHE_NONE 0x03 /* NONE */
60#define L2CACHE_PARITY 0x08 /* Mask for L2 Cache Parity Protected bit */
61
62#ifdef CONFIG_8xx
63/* Cache control on the MPC8xx is provided through some additional
64 * special purpose registers.
65 */
66#define IC_CST 560 /* Instruction cache control/status */
67#define IC_ADR 561 /* Address needed for some commands */
68#define IC_DAT 562 /* Read-only data register */
69#define DC_CST 568 /* Data cache control/status */
70#define DC_ADR 569 /* Address needed for some commands */
71#define DC_DAT 570 /* Read-only data register */
72
73/* Commands. Only the first few are available to the instruction cache.
74*/
75#define IDC_ENABLE 0x02000000 /* Cache enable */
76#define IDC_DISABLE 0x04000000 /* Cache disable */
77#define IDC_LDLCK 0x06000000 /* Load and lock */
78#define IDC_UNLINE 0x08000000 /* Unlock line */
79#define IDC_UNALL 0x0a000000 /* Unlock all */
80#define IDC_INVALL 0x0c000000 /* Invalidate all */
81
82#define DC_FLINE 0x0e000000 /* Flush data cache line */
83#define DC_SFWT 0x01000000 /* Set forced writethrough mode */
84#define DC_CFWT 0x03000000 /* Clear forced writethrough mode */
85#define DC_SLES 0x05000000 /* Set little endian swap mode */
86#define DC_CLES 0x07000000 /* Clear little endian swap mode */
87
88/* Status.
89*/
90#define IDC_ENABLED 0x80000000 /* Cache is enabled */
91#define IDC_CERR1 0x00200000 /* Cache error 1 */
92#define IDC_CERR2 0x00100000 /* Cache error 2 */
93#define IDC_CERR3 0x00080000 /* Cache error 3 */
94
95#define DC_DFWT 0x40000000 /* Data cache is forced write through */
96#define DC_LES 0x20000000 /* Caches are little endian mode */
97#endif /* CONFIG_8xx */
98
99#endif