blob: fc0007d1ac83ce3b8ad4dd485b0300aab618382e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liuf13321d2014-03-05 15:04:48 +08004 */
5
6/*
7 * T2080 RDB/PCIe board configuration file
8 */
9
10#ifndef __T2080RDB_H
11#define __T2080RDB_H
12
Shengzhou Liuf13321d2014-03-05 15:04:48 +080013#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080014#define CONFIG_FSL_SATA_V2
15
16/* High Level Configuration Options */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
20#ifdef CONFIG_PHYS_64BIT
21#define CONFIG_ADDR_MAP 1
22#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
23#endif
24
25#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080026#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuf13321d2014-03-05 15:04:48 +080027#define CONFIG_ENV_OVERWRITE
28
29#ifdef CONFIG_RAMBOOT_PBL
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080031
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080032#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080033#define CONFIG_SPL_PAD_TO 0x40000
34#define CONFIG_SPL_MAX_SIZE 0x28000
35#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37#ifdef CONFIG_SPL_BUILD
38#define CONFIG_SPL_SKIP_RELOCATE
39#define CONFIG_SPL_COMMON_INIT_DDR
40#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080041#endif
42
43#ifdef CONFIG_NAND
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080044#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
45#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
46#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
47#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
48#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Zhao Qiang55107dc2016-09-08 12:55:32 +080049#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_nand_rcw.cfg
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080050#define CONFIG_SPL_NAND_BOOT
51#endif
52
53#ifdef CONFIG_SPIFLASH
54#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080055#define CONFIG_SPL_SPI_FLASH_MINIMAL
56#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
57#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
58#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
59#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
60#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
61#ifndef CONFIG_SPL_BUILD
62#define CONFIG_SYS_MPC85XX_NO_RESETVEC
63#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_spi_rcw.cfg
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080065#define CONFIG_SPL_SPI_BOOT
66#endif
67
68#ifdef CONFIG_SDCARD
69#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080070#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
71#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
72#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
73#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
74#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
75#ifndef CONFIG_SPL_BUILD
76#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080077#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080078#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_sd_rcw.cfg
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080079#define CONFIG_SPL_MMC_BOOT
80#endif
81
82#endif /* CONFIG_RAMBOOT_PBL */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080083
84#define CONFIG_SRIO_PCIE_BOOT_MASTER
85#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
86/* Set 1M boot space */
87#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
88#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
89 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
90#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuf13321d2014-03-05 15:04:48 +080091#endif
92
Shengzhou Liuf13321d2014-03-05 15:04:48 +080093#ifndef CONFIG_RESET_VECTOR_ADDRESS
94#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
95#endif
96
97/*
98 * These can be toggled for performance analysis, otherwise use default.
99 */
100#define CONFIG_SYS_CACHE_STASHING
101#define CONFIG_BTB /* toggle branch predition */
102#define CONFIG_DDR_ECC
103#ifdef CONFIG_DDR_ECC
104#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
105#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
106#endif
107
Shengzhou Liu0d557b72015-03-27 15:53:14 +0800108#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0x00400000
Shengzhou Liu0d557b72015-03-27 15:53:14 +0800110
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800111#if defined(CONFIG_SPIFLASH)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800112#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
113#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
114#define CONFIG_ENV_SECT_SIZE 0x10000
115#elif defined(CONFIG_SDCARD)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800116#define CONFIG_SYS_MMC_ENV_DEV 0
117#define CONFIG_ENV_SIZE 0x2000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800118#define CONFIG_ENV_OFFSET (512 * 0x800)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800119#elif defined(CONFIG_NAND)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800120#define CONFIG_ENV_SIZE 0x2000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800121#define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
122#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800123#define CONFIG_ENV_ADDR 0xffe20000
124#define CONFIG_ENV_SIZE 0x2000
125#elif defined(CONFIG_ENV_IS_NOWHERE)
126#define CONFIG_ENV_SIZE 0x2000
127#else
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800128#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
129#define CONFIG_ENV_SIZE 0x2000
130#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
131#endif
132
133#ifndef __ASSEMBLY__
134unsigned long get_board_sys_clk(void);
135unsigned long get_board_ddr_clk(void);
136#endif
137
138#define CONFIG_SYS_CLK_FREQ 66660000
139#define CONFIG_DDR_CLK_FREQ 133330000
140
141/*
142 * Config the L3 Cache as L3 SRAM
143 */
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800144#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
145#define CONFIG_SYS_L3_SIZE (512 << 10)
146#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
147#ifdef CONFIG_RAMBOOT_PBL
148#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
149#endif
150#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
151#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
152#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800153
154#define CONFIG_SYS_DCSRBAR 0xf0000000
155#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
156
157/* EEPROM */
158#define CONFIG_ID_EEPROM
159#define CONFIG_SYS_I2C_EEPROM_NXID
160#define CONFIG_SYS_EEPROM_BUS_NUM 0
161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Shengzhou Liu14139832014-04-18 16:43:41 +0800162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800163
164/*
165 * DDR Setup
166 */
167#define CONFIG_VERY_BIG_RAM
168#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
169#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
170#define CONFIG_DIMM_SLOTS_PER_CTLR 1
171#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
172#define CONFIG_DDR_SPD
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800173#define CONFIG_SYS_SPD_BUS_NUM 0
174#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
175#define SPD_EEPROM_ADDRESS1 0x51
176#define SPD_EEPROM_ADDRESS2 0x52
177#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
178#define CTRL_INTLV_PREFERED cacheline
179
180/*
181 * IFC Definitions
182 */
183#define CONFIG_SYS_FLASH_BASE 0xe8000000
184#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
185#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
186#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
187 CSPR_PORT_SIZE_16 | \
188 CSPR_MSEL_NOR | \
189 CSPR_V)
190#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
191
192/* NOR Flash Timing Params */
193#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
194
195#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
196 FTIM0_NOR_TEADC(0x5) | \
197 FTIM0_NOR_TEAHC(0x5))
198#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
199 FTIM1_NOR_TRAD_NOR(0x1A) |\
200 FTIM1_NOR_TSEQRAD_NOR(0x13))
201#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
202 FTIM2_NOR_TCH(0x4) | \
203 FTIM2_NOR_TWPH(0x0E) | \
204 FTIM2_NOR_TWP(0x1c))
205#define CONFIG_SYS_NOR_FTIM3 0x0
206
207#define CONFIG_SYS_FLASH_QUIET_TEST
208#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
209
210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
212#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
214#define CONFIG_SYS_FLASH_EMPTY_INFO
215#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
216
217/* CPLD on IFC */
218#define CONFIG_SYS_CPLD_BASE 0xffdf0000
219#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
220#define CONFIG_SYS_CSPR2_EXT (0xf)
221#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
222 | CSPR_PORT_SIZE_8 \
223 | CSPR_MSEL_GPCM \
224 | CSPR_V)
225#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
226#define CONFIG_SYS_CSOR2 0x0
227
228/* CPLD Timing parameters for IFC CS2 */
229#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
230 FTIM0_GPCM_TEADC(0x0e) | \
231 FTIM0_GPCM_TEAHC(0x0e))
232#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
233 FTIM1_GPCM_TRAD(0x1f))
234#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800235 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800236 FTIM2_GPCM_TWP(0x1f))
237#define CONFIG_SYS_CS2_FTIM3 0x0
238
239/* NAND Flash on IFC */
240#define CONFIG_NAND_FSL_IFC
241#define CONFIG_SYS_NAND_BASE 0xff800000
242#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
243
244#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
245#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
246 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
247 | CSPR_MSEL_NAND /* MSEL = NAND */ \
248 | CSPR_V)
249#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
250
251#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
252 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
253 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
254 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
255 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
256 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
257 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
258
259#define CONFIG_SYS_NAND_ONFI_DETECTION
260
261/* ONFI NAND Flash mode0 Timing Params */
262#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
263 FTIM0_NAND_TWP(0x18) | \
264 FTIM0_NAND_TWCHT(0x07) | \
265 FTIM0_NAND_TWH(0x0a))
266#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
267 FTIM1_NAND_TWBE(0x39) | \
268 FTIM1_NAND_TRR(0x0e) | \
269 FTIM1_NAND_TRP(0x18))
270#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
271 FTIM2_NAND_TREH(0x0a) | \
272 FTIM2_NAND_TWHRE(0x1e))
273#define CONFIG_SYS_NAND_FTIM3 0x0
274
275#define CONFIG_SYS_NAND_DDR_LAW 11
276#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
277#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800278#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
279
280#if defined(CONFIG_NAND)
281#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
282#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
283#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
284#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
285#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
286#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
287#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
288#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
289#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
290#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
291#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
292#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
293#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
294#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
295#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
296#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
297#else
298#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
299#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
300#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
301#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
302#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
303#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
304#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
305#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
306#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
307#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
308#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
309#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
310#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
311#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
312#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
313#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
314#endif
315
316#if defined(CONFIG_RAMBOOT_PBL)
317#define CONFIG_SYS_RAMBOOT
318#endif
319
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800320#ifdef CONFIG_SPL_BUILD
321#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
322#else
323#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
324#endif
325
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800326#define CONFIG_HWCONFIG
327
328/* define to use L1 as initial stack */
329#define CONFIG_L1_INIT_RAM
330#define CONFIG_SYS_INIT_RAM_LOCK
331#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
332#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700333#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800334/* The assembler doesn't like typecast */
335#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
336 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
337 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
338#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
339#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
340 GENERATED_GBL_DATA_SIZE)
341#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530342#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800343#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
344
345/*
346 * Serial Port
347 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800348#define CONFIG_SYS_NS16550_SERIAL
349#define CONFIG_SYS_NS16550_REG_SIZE 1
350#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
351#define CONFIG_SYS_BAUDRATE_TABLE \
352 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
353#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
354#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
355#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
356#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
357
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800358/*
359 * I2C
360 */
361#define CONFIG_SYS_I2C
362#define CONFIG_SYS_I2C_FSL
363#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
364#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
365#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
366#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
367#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
368#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
369#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
370#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
371#define CONFIG_SYS_FSL_I2C_SPEED 100000
372#define CONFIG_SYS_FSL_I2C2_SPEED 100000
373#define CONFIG_SYS_FSL_I2C3_SPEED 100000
374#define CONFIG_SYS_FSL_I2C4_SPEED 100000
375#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
376#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
377#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
378#define I2C_MUX_CH_DEFAULT 0x8
379
Ying Zhang3861e822015-03-10 14:21:36 +0800380#define I2C_MUX_CH_VOL_MONITOR 0xa
381
382#define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv"
383#ifndef CONFIG_SPL_BUILD
384#define CONFIG_VID
385#endif
386#define CONFIG_VOL_MONITOR_IR36021_SET
387#define CONFIG_VOL_MONITOR_IR36021_READ
388/* The lowest and highest voltage allowed for T208xRDB */
389#define VDD_MV_MIN 819
390#define VDD_MV_MAX 1212
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800391
392/*
393 * RapidIO
394 */
395#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
396#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
397#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
398#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
399#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
400#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
401/*
402 * for slave u-boot IMAGE instored in master memory space,
403 * PHYS must be aligned based on the SIZE
404 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800405#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
406#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
407#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
408#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800409/*
410 * for slave UCODE and ENV instored in master memory space,
411 * PHYS must be aligned based on the SIZE
412 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800413#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800414#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
415#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
416
417/* slave core release by master*/
418#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
419#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
420
421/*
422 * SRIO_PCIE_BOOT - SLAVE
423 */
424#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
425#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
426#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
427 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
428#endif
429
430/*
431 * eSPI - Enhanced SPI
432 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800433
434/*
435 * General PCI
436 * Memory space is mapped 1-1, but I/O space must start from 0.
437 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400438#define CONFIG_PCIE1 /* PCIE controller 1 */
439#define CONFIG_PCIE2 /* PCIE controller 2 */
440#define CONFIG_PCIE3 /* PCIE controller 3 */
441#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800442#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
443#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
444/* controller 1, direct to uli, tgtid 3, Base address 20000 */
445#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
446#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
447#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
448#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
449#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
450#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
451#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
452#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
453
454/* controller 2, Slot 2, tgtid 2, Base address 201000 */
455#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
456#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
457#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
458#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
459#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
460#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
461#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
462#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
463
464/* controller 3, Slot 1, tgtid 1, Base address 202000 */
465#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
466#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
467#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
468#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
469#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
470#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
471#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
472#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
473
474/* controller 4, Base address 203000 */
475#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
476#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
477#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
478#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
479#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
480#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
481#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
482
483#ifdef CONFIG_PCI
484#define CONFIG_PCI_INDIRECT_BRIDGE
485#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800486#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800487#endif
488
489/* Qman/Bman */
490#ifndef CONFIG_NOBQFMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800491#define CONFIG_SYS_BMAN_NUM_PORTALS 18
492#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
493#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
494#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500495#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
496#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
497#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
498#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
499#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
500 CONFIG_SYS_BMAN_CENA_SIZE)
501#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
502#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800503#define CONFIG_SYS_QMAN_NUM_PORTALS 18
504#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
505#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
506#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500507#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
508#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
509#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
510#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
511#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
512 CONFIG_SYS_QMAN_CENA_SIZE)
513#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
514#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800515
516#define CONFIG_SYS_DPAA_FMAN
517#define CONFIG_SYS_DPAA_PME
518#define CONFIG_SYS_PMAN
519#define CONFIG_SYS_DPAA_DCE
520#define CONFIG_SYS_DPAA_RMAN /* RMan */
521#define CONFIG_SYS_INTERLAKEN
522
523/* Default address of microcode for the Linux Fman driver */
524#if defined(CONFIG_SPIFLASH)
525/*
526 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
527 * env, so we got 0x110000.
528 */
529#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Shengzhou Liu14139832014-04-18 16:43:41 +0800530#define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH
531#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800532#define CONFIG_CORTINA_FW_ADDR 0x120000
533
534#elif defined(CONFIG_SDCARD)
535/*
536 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800537 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
538 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800539 */
540#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Shengzhou Liu14139832014-04-18 16:43:41 +0800541#define CONFIG_SYS_CORTINA_FW_IN_MMC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800542#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
543#define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800544
545#elif defined(CONFIG_NAND)
546#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Shengzhou Liu14139832014-04-18 16:43:41 +0800547#define CONFIG_SYS_CORTINA_FW_IN_NAND
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800548#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
549#define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800550#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
551/*
552 * Slave has no ucode locally, it can fetch this from remote. When implementing
553 * in two corenet boards, slave's ucode could be stored in master's memory
554 * space, the address can be mapped from slave TLB->slave LAW->
555 * slave SRIO or PCIE outbound window->master inbound window->
556 * master LAW->the ucode address in master's memory space.
557 */
558#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Shengzhou Liu14139832014-04-18 16:43:41 +0800559#define CONFIG_SYS_CORTINA_FW_IN_REMOTE
560#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800561#define CONFIG_CORTINA_FW_ADDR 0xFFE10000
562#else
563#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Shengzhou Liu14139832014-04-18 16:43:41 +0800564#define CONFIG_SYS_CORTINA_FW_IN_NOR
565#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800566#define CONFIG_CORTINA_FW_ADDR 0xEFE00000
567#endif
568#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
569#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
570#endif /* CONFIG_NOBQFMAN */
571
572#ifdef CONFIG_SYS_DPAA_FMAN
573#define CONFIG_FMAN_ENET
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800574#define CONFIG_PHY_CORTINA
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800575#define CONFIG_PHY_REALTEK
576#define CONFIG_CORTINA_FW_LENGTH 0x40000
577#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
578#define RGMII_PHY2_ADDR 0x02
579#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
580#define CORTINA_PHY_ADDR2 0x0d
581#define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */
582#define FM1_10GEC4_PHY_ADDR 0x01
583#endif
584
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800585#ifdef CONFIG_FMAN_ENET
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800586#define CONFIG_ETHPRIME "FM1@DTSEC3"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800587#endif
588
589/*
590 * SATA
591 */
592#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800593#define CONFIG_SYS_SATA_MAX_DEVICE 2
594#define CONFIG_SATA1
595#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
596#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
597#define CONFIG_SATA2
598#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
599#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
600#define CONFIG_LBA48
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800601#endif
602
603/*
604 * USB
605 */
Tom Riniceed5d22017-05-12 22:33:27 -0400606#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800607#define CONFIG_USB_EHCI_FSL
608#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800609#define CONFIG_HAS_FSL_DR_USB
610#endif
611
612/*
613 * SDHC
614 */
615#ifdef CONFIG_MMC
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800616#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
617#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
618#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800619#endif
620
621/*
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800622 * Dynamic MTD Partition support with mtdparts
623 */
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800624
625/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800626 * Environment
627 */
628
629/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800630 * Miscellaneous configurable options
631 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800632#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800633
634/*
635 * For booting Linux, the board info and command line data
636 * have to be in the first 64 MB of memory, since this is
637 * the maximum mapped by the Linux kernel during initialization.
638 */
639#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
640#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
641
642#ifdef CONFIG_CMD_KGDB
643#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
644#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
645#endif
646
647/*
648 * Environment Configuration
649 */
650#define CONFIG_ROOTPATH "/opt/nfsroot"
651#define CONFIG_BOOTFILE "uImage"
652#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
653
654/* default location for tftp and bootm */
655#define CONFIG_LOADADDR 1000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800656#define __USB_PHY_TYPE utmi
657
658#define CONFIG_EXTRA_ENV_SETTINGS \
659 "hwconfig=fsl_ddr:" \
660 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
661 "bank_intlv=auto;" \
662 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
663 "netdev=eth0\0" \
664 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
665 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
666 "tftpflash=tftpboot $loadaddr $uboot && " \
667 "protect off $ubootaddr +$filesize && " \
668 "erase $ubootaddr +$filesize && " \
669 "cp.b $loadaddr $ubootaddr $filesize && " \
670 "protect on $ubootaddr +$filesize && " \
671 "cmp.b $loadaddr $ubootaddr $filesize\0" \
672 "consoledev=ttyS0\0" \
673 "ramdiskaddr=2000000\0" \
674 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500675 "fdtaddr=1e00000\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800676 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500677 "bdev=sda3\0"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800678
679/*
680 * For emulation this causes u-boot to jump to the start of the
681 * proof point app code automatically
682 */
683#define CONFIG_PROOF_POINTS \
684 "setenv bootargs root=/dev/$bdev rw " \
685 "console=$consoledev,$baudrate $othbootargs;" \
686 "cpu 1 release 0x29000000 - - -;" \
687 "cpu 2 release 0x29000000 - - -;" \
688 "cpu 3 release 0x29000000 - - -;" \
689 "cpu 4 release 0x29000000 - - -;" \
690 "cpu 5 release 0x29000000 - - -;" \
691 "cpu 6 release 0x29000000 - - -;" \
692 "cpu 7 release 0x29000000 - - -;" \
693 "go 0x29000000"
694
695#define CONFIG_HVBOOT \
696 "setenv bootargs config-addr=0x60000000; " \
697 "bootm 0x01000000 - 0x00f00000"
698
699#define CONFIG_ALU \
700 "setenv bootargs root=/dev/$bdev rw " \
701 "console=$consoledev,$baudrate $othbootargs;" \
702 "cpu 1 release 0x01000000 - - -;" \
703 "cpu 2 release 0x01000000 - - -;" \
704 "cpu 3 release 0x01000000 - - -;" \
705 "cpu 4 release 0x01000000 - - -;" \
706 "cpu 5 release 0x01000000 - - -;" \
707 "cpu 6 release 0x01000000 - - -;" \
708 "cpu 7 release 0x01000000 - - -;" \
709 "go 0x01000000"
710
711#define CONFIG_LINUX \
712 "setenv bootargs root=/dev/ram rw " \
713 "console=$consoledev,$baudrate $othbootargs;" \
714 "setenv ramdiskaddr 0x02000000;" \
715 "setenv fdtaddr 0x00c00000;" \
716 "setenv loadaddr 0x1000000;" \
717 "bootm $loadaddr $ramdiskaddr $fdtaddr"
718
719#define CONFIG_HDBOOT \
720 "setenv bootargs root=/dev/$bdev rw " \
721 "console=$consoledev,$baudrate $othbootargs;" \
722 "tftp $loadaddr $bootfile;" \
723 "tftp $fdtaddr $fdtfile;" \
724 "bootm $loadaddr - $fdtaddr"
725
726#define CONFIG_NFSBOOTCOMMAND \
727 "setenv bootargs root=/dev/nfs rw " \
728 "nfsroot=$serverip:$rootpath " \
729 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
730 "console=$consoledev,$baudrate $othbootargs;" \
731 "tftp $loadaddr $bootfile;" \
732 "tftp $fdtaddr $fdtfile;" \
733 "bootm $loadaddr - $fdtaddr"
734
735#define CONFIG_RAMBOOTCOMMAND \
736 "setenv bootargs root=/dev/ram rw " \
737 "console=$consoledev,$baudrate $othbootargs;" \
738 "tftp $ramdiskaddr $ramdiskfile;" \
739 "tftp $loadaddr $bootfile;" \
740 "tftp $fdtaddr $fdtfile;" \
741 "bootm $loadaddr $ramdiskaddr $fdtaddr"
742
743#define CONFIG_BOOTCOMMAND CONFIG_LINUX
744
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800745#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530746
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800747#endif /* __T2080RDB_H */