blob: 47ca0f1eee2432c8d133e406161ac9217d274316 [file] [log] [blame]
wdenk7ac16102004-08-01 22:48:16 +00001/*
2 * Copyright (C) 2004 Sascha Hauer, Pengutronix
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23#define CONFIG_ARM920T 1 /* this is an ARM920T CPU */
24#define CONFIG_IMX 1 /* in a Motorola MC9328MXL Chip */
25#define CONFIG_MX1FS2 1 /* on a mx1fs2 board */
26#undef CONFIG_USE_IRQ /* don't need use IRQ/FIQ */
27
28/*
29 * Select serial console configuration
30 */
31#undef _CONFIG_UART1 /* internal uart 1 */
32#define _CONFIG_UART2 /* internal uart 2 */
33#undef _CONFIG_UART3 /* internal uart 3 */
34#undef _CONFIG_UART4 /* internal uart 4 */
35#undef CONFIG_SILENT_CONSOLE /* use this to disable output */
36
Jon Loeliger316d2342007-07-04 22:33:01 -050037
wdenk7ac16102004-08-01 22:48:16 +000038/*
Jon Loeliger316d2342007-07-04 22:33:01 -050039 * Command line configuration.
wdenk7ac16102004-08-01 22:48:16 +000040 */
Jon Loeliger316d2342007-07-04 22:33:01 -050041#include <config_cmd_default.h>
42
43#define CONFIG_CMD_JFFS2
44
45#undef CONFIG_CMD_LOADS
46#undef CONFIG_CMD_CONSOLE
47#undef CONFIG_CMD_AUTOSCRIPT
48#undef CONFIG_CMD_NET
49#undef CONFIG_CMD_PING
50#undef CONFIG_CMD_DHCP
wdenk7ac16102004-08-01 22:48:16 +000051
wdenk7ac16102004-08-01 22:48:16 +000052
53/*
54 * Boot options. Setting delay to -1 stops autostart count down.
55 */
56#define CONFIG_BOOTDELAY 10
57#define CONFIG_BOOTARGS "root=/dev/mtdblock4 console=ttySMX0,115200n8 rootfstype=jffs2"
58#define CONFIG_BOOTCOMMAND "bootm 10080000"
59#define CONFIG_SHOW_BOOT_PROGRESS
60
61/*
62 * General options for u-boot. Modify to save memory foot print
63 */
64#define CFG_LONGHELP /* undef saves memory */
65#define CFG_PROMPT "mx1fs2> " /* prompt string */
66#define CFG_CBSIZE 256 /* console I/O buffer */
67#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* print buffer size */
68#define CFG_MAXARGS 16 /* max command args */
69#define CFG_BARGSIZE CFG_CBSIZE /* boot args buf size */
70
71#define CFG_MEMTEST_START 0x08100000 /* memtest test area */
72#define CFG_MEMTEST_END 0x08F00000
73
74#undef CFG_CLKS_IN_HZ /* use HZ for freq. display */
75
76#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
77#define CFG_CPUSPEED 0x141 /* core clock - register value */
78
79#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
80#define CONFIG_BAUDRATE 115200
81/*
82 * Definitions related to passing arguments to kernel.
83 */
84#define CONFIG_CMDLINE_TAG 1 /* send commandline to Kernel */
85#define CONFIG_SETUP_MEMORY_TAGS 1 /* send memory definition to kernel */
86#define CONFIG_INITRD_TAG 1 /* send initrd params */
87#undef CONFIG_VFD /* do not send framebuffer setup */
88
wdenk7ac16102004-08-01 22:48:16 +000089/*
90 * Malloc pool need to host env + 128 Kb reserve for other allocations.
91 */
92#define CFG_MALLOC_LEN (CFG_ENV_SIZE + (128<<10) )
93
94
95#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
96
97#define CONFIG_STACKSIZE (120<<10) /* stack size */
98
99#ifdef CONFIG_USE_IRQ
100#define CONFIG_STACKSIZE_IRQ (4<<10) /* IRQ stack */
101#define CONFIG_STACKSIZE_FIQ (4<<10) /* FIQ stack */
102#endif
103
104/* SDRAM Setup Values
105 * 0x910a8300 Precharge Command CAS 3
106 * 0x910a8200 Precharge Command CAS 2
107 *
108 * 0xa10a8300 AutoRefresh Command CAS 3
109 * 0xa10a8200 Set AutoRefresh Command CAS 2
110 */
111#define PRECHARGE_CMD 0x910a8300
112#define AUTOREFRESH_CMD 0xa10a8300
113
wdenk7ac16102004-08-01 22:48:16 +0000114#define BUS32BIT_VERSION
115/*
116 * SDRAM Memory Map
117 */
118#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
119#define MX1FS2_SDRAM_1 0x08000000 /* SDRAM bank #1 */
120#ifdef BUS32BIT_VERSION
121#define MX1FS2_SDRAM_1_SIZE (0x04000000 - 0x100000) /* 64 MB - 1M Framebuffer */
122#else
123#define MX1FS2_SDRAM_1_SIZE (0x01FC0000 - 0x100000) /* 32 MB - 1M Framebuffer */
124#endif
125/*
126 * Flash Controller settings
127 */
128
129#define CFG_MAX_FLASH_BANKS 1 /* FLASH banks count (not chip count)*/
130#define CFG_MAX_FLASH_SECT 256 /* number of sector in FLASH bank */
131
132#ifdef BUS32BIT_VERSION
133#define MX1FS2_FLASH_BUS_WIDTH 4 /* we use 32 bit FLASH memory... */
134#define MX1FS2_FLASH_INTERLEAVE 2 /* ... made of 2 chips */
135#define MX1FS2_FLASH_BANK_SIZE 0x02000000 /* size of one flash bank*/
136#define MX1FS2_FLASH_SECT_SIZE 0x00020000 /* size of erase sector */
wdenk7ac16102004-08-01 22:48:16 +0000137#else
138#define MX1FS2_FLASH_BUS_WIDTH 2 /* we use 16 bit FLASH memory... */
139#define MX1FS2_FLASH_INTERLEAVE 1 /* ... made of 1 chip */
140#define MX1FS2_FLASH_BANK_SIZE 0x01000000 /* size of one flash bank*/
141#define MX1FS2_FLASH_SECT_SIZE 0x00010000 /* size of erase sector */
142#endif
143#define MX1FS2_FLASH_BASE 0x10000000 /* location of flash memory */
144#define MX1FS2_FLASH_UNLOCK 1 /* perform hw unlock first */
145
146/* This should be defined if CFI FLASH device is present. Actually benefit
147 is not so clear to me. In other words we can provide more informations
148 to user, but this expects more complex flash handling we do not provide
149 now.*/
150#undef CFG_FLASH_CFI
151
152#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* timeout for Erase operation */
153#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* timeout for Write operation */
154
155#define CFG_FLASH_BASE MX1FS2_FLASH_BASE
156
157/*
158 * This is setting for JFFS2 support in u-boot.
159 * Right now there is no gain for user, but later on booting kernel might be
160 * possible. Consider using XIP kernel running from flash to save RAM
161 * footprint.
162 * NOTE: Enable CFG_CMD_JFFS2 for JFFS2 support.
163 */
Wolfgang Denk47f57792005-08-08 01:03:24 +0200164
165/*
166 * JFFS2 partitions
167 */
168/* No command line, one static partition, whole device */
169/*
170#undef CONFIG_JFFS2_CMDLINE
171#define CONFIG_JFFS2_DEV "nor0"
172#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
173#define CONFIG_JFFS2_PART_OFFSET 0x00050000
174*/
175
176/* mtdparts command line support */
177/* Note: fake mtd_id used, no linux mtd map file */
178#define CONFIG_JFFS2_CMDLINE
179#define MTDIDS_DEFAULT "nor0=mx1fs2-0"
180
181#ifdef BUS32BIT_VERSION
182#define MTDPARTS_DEFAULT "mtdparts=mx1fs2-0:2m@5m(part0),5m@9m(part1)"
183#else
184#define MTDPARTS_DEFAULT "mtdparts=mx1fs2-0:-@320k(jffs2)"
185#endif
wdenk7ac16102004-08-01 22:48:16 +0000186
187/*
188 * Environment setup. Definitions of monitor location and size with
189 * definition of environment setup ends up in 2 possibilities.
190 * 1. Embeded environment - in u-boot code is space for environment
191 * 2. Environment is read from predefined sector of flash
192 * Right now we support 2. possiblity, but expecting no env placed
193 * on mentioned address right now. This also needs to provide whole
194 * sector for it - for us 256Kb is really waste of memory. U-boot uses
195 * default env. and until kernel parameters could be sent to kernel
196 * env. has no sense to us.
197 */
198
199#define CFG_MONITOR_BASE 0x10000000
200#define CFG_MONITOR_LEN 0x20000 /* 128b ( 1 flash sector ) */
201#define CFG_ENV_IS_IN_FLASH 1
202#define CFG_ENV_ADDR 0x10020000 /* absolute address for now */
203#define CFG_ENV_SIZE 0x20000
204
205#define CONFIG_ENV_OVERWRITE 1 /* env is not writable now */
206
207/* Setup CS4 and CS5 */
208#define CFG_GIUS_A_VAL 0x0003fffe
209
210/*
211 * CSxU_VAL:
212 * 63| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x|32
213 * |DTACK_SEL|0|BCD | BCS | PSZ|PME|SYNC| DOL | CNC| WSC | 0| WWS | EDC |
214 *
215 * CSxL_VAL:
216 * 31| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x| 0
217 * | OEA | OEN | WEA | WEN | CSA |EBC| DSZ | 0|SP|0|WP| 0 0|PA|CSEN|
218 */
219
220#define CFG_CS0U_VAL 0x00008C00
221#define CFG_CS0L_VAL 0x22222601
222#define CFG_CS1U_VAL 0x00008C00
223#define CFG_CS1L_VAL 0x22222301
224#define CFG_CS4U_VAL 0x00008C00
225#define CFG_CS4L_VAL 0x22222301
226#define CFG_CS5U_VAL 0x00008C00
227#define CFG_CS5L_VAL 0x22222301
228
229/* f_{dpll}=2*f{ref}*(MFI+MFN/(MFD+1))/(PD+1)
230 f_ref=16,777MHz
231
232 0x002a141f: 191,9944MHz
233 0x040b2007: 144MHz
234 0x042a141f: 96MHz
235 0x0811140d: 64MHz
236 0x040e200e: 150MHz
237 0x00321431: 200MHz
238
239 0x08001800: 64MHz mit 16er Quarz
240 0x04001800: 96MHz mit 16er Quarz
241 0x04002400: 144MHz mit 16er Quarz
242
243 31 |x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x| 0
244 |XXX|--PD---|-------MFD---------|XXX|--MFI--|-----MFN-----------| */
245
246#define CFG_MPCTL0_VAL 0x07E723AD
247#define CFG_MPCTL1_VAL 0x00000040
248#define CFG_PCDR_VAL 0x00010005
249#define CFG_GPCR_VAL 0x00000FFB
250
251#define USE_16M_OSZI /* If you have one, you want to use it
252 The internal 32kHz oszillator jitters */
253#ifdef USE_16M_OSZI
254
255#define CFG_SPCTL0_VAL 0x04001401
256#define CFG_SPCTL1_VAL 0x0C000040
257#define CFG_CSCR_VAL 0x07030003
258#define CONFIG_SYS_CLK_FREQ 16780000
259#define CONFIG_SYSPLL_CLK_FREQ 16000000
260
261#else
262
263#define CFG_SPCTL0_VAL 0x07E716D1
264#define CFG_CSCR_VAL 0x06000003
265#define CONFIG_SYS_CLK_FREQ 16780000
266#define CONFIG_SYSPLL_CLK_FREQ 16780000
267
268#endif
269
270/*
271 * Well this has to be defined, but on the other hand it is used differently
272 * one may expect. For instance loadb command do not cares :-)
273 * So advice is - do not relay on this...
274 */
275#define CFG_LOAD_ADDR 0x08400000
276
277#define CFG_FMCR_VAL 0x00000003 /* Reset Default */
278
279/* Bit[0:3] contain PERCLK1DIV for UART 1
280 0x000b00b ->b<- -> 192MHz/12=16MHz
281 0x000b00b ->8<- -> 144MHz/09=16MHz
282 0x000b00b ->3<- -> 64MHz/4=16MHz */
283
284#ifdef _CONFIG_UART1
285#define CONFIG_IMX_SERIAL1
286#elif defined _CONFIG_UART2
287#define CONFIG_IMX_SERIAL2
288#elif defined _CONFIG_UART3 | defined _CONFIG_UART4
289#define CONFIG_IMX_SERIAL_NONE
290#define CFG_NS16550
291#define CFG_NS16550_SERIAL
292#define CFG_NS16550_CLK 3686400
293#define CFG_NS16550_REG_SIZE 1
294#define CONFIG_CONS_INDEX 1
295#ifdef _CONFIG_UART3
296#define CFG_NS16550_COM1 0x15000000
297#elif defined _CONFIG_UART4
298#define CFG_NS16550_COM1 0x16000000
299#endif
300#endif
301
302#endif /* __CONFIG_H */