blob: 10a62416d2686194642542e7aab2ee3548ff7044 [file] [log] [blame]
Hans de Goede31521222014-10-25 20:27:23 +02001/*
2 * Sun6i platform dram controller init.
3 *
4 * (C) Copyright 2007-2012
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Berg Xing <bergxing@allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13#include <common.h>
14#include <errno.h>
15#include <asm/io.h>
16#include <asm/arch/clock.h>
17#include <asm/arch/dram.h>
18#include <asm/arch/prcm.h>
19
20/* DRAM clk & zq defaults, maybe turn these into Kconfig options ? */
21#define DRAM_CLK_DEFAULT 312000000
22#define DRAM_ZQ_DEFAULT 0x78
23
24struct dram_sun6i_para {
25 u8 bus_width;
26 u8 chan;
27 u8 rank;
28 u8 rows;
29 u16 page_size;
30};
31
32/*
33 * Wait up to 1s for value to be set in given part of reg.
34 */
35static void await_completion(u32 *reg, u32 mask, u32 val)
36{
37 unsigned long tmo = timer_get_us() + 1000000;
38
39 while ((readl(reg) & mask) != val) {
40 if (timer_get_us() > tmo)
41 panic("Timeout initialising DRAM\n");
42 }
43}
44
45static void mctl_sys_init(void)
46{
47 struct sunxi_ccm_reg * const ccm =
48 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
49 const int dram_clk_div = 2;
50
51 clock_set_pll5(DRAM_CLK_DEFAULT * dram_clk_div);
52
53 clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV0_MASK,
54 CCM_DRAMCLK_CFG_DIV0(dram_clk_div) | CCM_DRAMCLK_CFG_RST |
55 CCM_DRAMCLK_CFG_UPD);
56 await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
57
58 writel(MDFS_CLK_DEFAULT, &ccm->mdfs_clk_cfg);
59
60 /* deassert mctl reset */
61 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
62
63 /* enable mctl clock */
64 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
65}
66
67static void mctl_dll_init(int ch_index, struct dram_sun6i_para *para)
68{
69 struct sunxi_mctl_phy_reg *mctl_phy;
70
71 if (ch_index == 0)
72 mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
73 else
74 mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
75
76 /* disable + reset dlls */
77 writel(MCTL_DLLCR_DISABLE, &mctl_phy->acdllcr);
78 writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx0dllcr);
79 writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx1dllcr);
80 if (para->bus_width == 32) {
81 writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx2dllcr);
82 writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx3dllcr);
83 }
84 udelay(2);
85
86 /* enable + reset dlls */
87 writel(0, &mctl_phy->acdllcr);
88 writel(0, &mctl_phy->dx0dllcr);
89 writel(0, &mctl_phy->dx1dllcr);
90 if (para->bus_width == 32) {
91 writel(0, &mctl_phy->dx2dllcr);
92 writel(0, &mctl_phy->dx3dllcr);
93 }
94 udelay(22);
95
96 /* enable and release reset of dlls */
97 writel(MCTL_DLLCR_NRESET, &mctl_phy->acdllcr);
98 writel(MCTL_DLLCR_NRESET, &mctl_phy->dx0dllcr);
99 writel(MCTL_DLLCR_NRESET, &mctl_phy->dx1dllcr);
100 if (para->bus_width == 32) {
101 writel(MCTL_DLLCR_NRESET, &mctl_phy->dx2dllcr);
102 writel(MCTL_DLLCR_NRESET, &mctl_phy->dx3dllcr);
103 }
104 udelay(22);
105}
106
107static bool mctl_rank_detect(u32 *gsr0, int rank)
108{
109 const u32 done = MCTL_DX_GSR0_RANK0_TRAIN_DONE << rank;
110 const u32 err = MCTL_DX_GSR0_RANK0_TRAIN_ERR << rank;
111
112 await_completion(gsr0, done, done);
113 await_completion(gsr0 + 0x10, done, done);
114
115 return !(readl(gsr0) & err) && !(readl(gsr0 + 0x10) & err);
116}
117
118static void mctl_channel_init(int ch_index, struct dram_sun6i_para *para)
119{
120 struct sunxi_mctl_com_reg * const mctl_com =
121 (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
122 struct sunxi_mctl_ctl_reg *mctl_ctl;
123 struct sunxi_mctl_phy_reg *mctl_phy;
124
125 if (ch_index == 0) {
126 mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
127 mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
128 } else {
129 mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL1_BASE;
130 mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
131 }
132
133 writel(MCTL_MCMD_NOP, &mctl_ctl->mcmd);
134 await_completion(&mctl_ctl->mcmd, MCTL_MCMD_BUSY, 0);
135
136 /* PHY initialization */
137 writel(MCTL_PGCR, &mctl_phy->pgcr);
138 writel(MCTL_MR0, &mctl_phy->mr0);
139 writel(MCTL_MR1, &mctl_phy->mr1);
140 writel(MCTL_MR2, &mctl_phy->mr2);
141 writel(MCTL_MR3, &mctl_phy->mr3);
142
143 writel((MCTL_TITMSRST << 18) | (MCTL_TDLLLOCK << 6) | MCTL_TDLLSRST,
144 &mctl_phy->ptr0);
145 /* Unknown magic performed by boot0 */
146 if ((readl(SUNXI_RTC_BASE + 0x20c) & 3) == 2)
147 setbits_le32(&mctl_phy->ptr0, 1 << 18);
148
149 writel((MCTL_TDINIT1 << 19) | MCTL_TDINIT0, &mctl_phy->ptr1);
150 writel((MCTL_TDINIT3 << 17) | MCTL_TDINIT2, &mctl_phy->ptr2);
151
152 writel((MCTL_TCCD << 31) | (MCTL_TRC << 25) | (MCTL_TRRD << 21) |
153 (MCTL_TRAS << 16) | (MCTL_TRCD << 12) | (MCTL_TRP << 8) |
154 (MCTL_TWTR << 5) | (MCTL_TRTP << 2) | (MCTL_TMRD << 0),
155 &mctl_phy->dtpr0);
156
157 writel((MCTL_TDQSCKMAX << 27) | (MCTL_TDQSCK << 24) |
158 (MCTL_TRFC << 16) | (MCTL_TRTODT << 11) |
159 ((MCTL_TMOD - 12) << 9) | (MCTL_TFAW << 3) | (0 << 2) |
160 (MCTL_TAOND << 0), &mctl_phy->dtpr1);
161
162 writel((MCTL_TDLLK << 19) | (MCTL_TCKE << 15) | (MCTL_TXPDLL << 10) |
163 (MCTL_TEXSR << 0), &mctl_phy->dtpr2);
164
165 writel(1, &mctl_ctl->dfitphyupdtype0);
166 writel(MCTL_DCR_DDR3, &mctl_phy->dcr);
167 writel(MCTL_DSGCR, &mctl_phy->dsgcr);
168 writel(MCTL_DXCCR, &mctl_phy->dxccr);
169 writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx0gcr);
170 writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx1gcr);
171 writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx2gcr);
172 writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx3gcr);
173
174 await_completion(&mctl_phy->pgsr, 0x03, 0x03);
175
176 writel(DRAM_ZQ_DEFAULT, &mctl_phy->zq0cr1);
177
178 setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
179 writel(MCTL_PIR_STEP1, &mctl_phy->pir);
180 udelay(10);
181 await_completion(&mctl_phy->pgsr, 0x1f, 0x1f);
182
183 /* rank detect */
184 if (!mctl_rank_detect(&mctl_phy->dx0gsr0, 1)) {
185 para->rank = 1;
186 clrbits_le32(&mctl_phy->pgcr, MCTL_PGCR_RANK);
187 }
188
189 /*
190 * channel detect, check channel 1 dx0 and dx1 have rank 0, if not
191 * assume nothing is connected to channel 1.
192 */
193 if (ch_index == 1 && !mctl_rank_detect(&mctl_phy->dx0gsr0, 0)) {
194 para->chan = 1;
195 clrbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
196 return;
197 }
198
199 /* bus width detect, if dx2 and dx3 don't have rank 0, assume 16 bit */
200 if (!mctl_rank_detect(&mctl_phy->dx2gsr0, 0)) {
201 para->bus_width = 16;
202 para->page_size = 2048;
203 setbits_le32(&mctl_phy->dx2dllcr, MCTL_DLLCR_DISABLE);
204 setbits_le32(&mctl_phy->dx3dllcr, MCTL_DLLCR_DISABLE);
205 clrbits_le32(&mctl_phy->dx2gcr, MCTL_DX_GCR_EN);
206 clrbits_le32(&mctl_phy->dx3gcr, MCTL_DX_GCR_EN);
207 }
208
209 setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
210 writel(MCTL_PIR_STEP2, &mctl_phy->pir);
211 udelay(10);
212 await_completion(&mctl_phy->pgsr, 0x11, 0x11);
213
214 if (readl(&mctl_phy->pgsr) & MCTL_PGSR_TRAIN_ERR_MASK)
215 panic("Training error initialising DRAM\n");
216
217 /* Move to configure state */
218 writel(MCTL_SCTL_CONFIG, &mctl_ctl->sctl);
219 await_completion(&mctl_ctl->sstat, 0x07, 0x01);
220
221 /* Set number of clks per micro-second */
222 writel(DRAM_CLK_DEFAULT / 1000000, &mctl_ctl->togcnt1u);
223 /* Set number of clks per 100 nano-seconds */
224 writel(DRAM_CLK_DEFAULT / 10000000, &mctl_ctl->togcnt100n);
225 /* Set memory timing registers */
226 writel(MCTL_TREFI, &mctl_ctl->trefi);
227 writel(MCTL_TMRD, &mctl_ctl->tmrd);
228 writel(MCTL_TRFC, &mctl_ctl->trfc);
229 writel((MCTL_TPREA << 16) | MCTL_TRP, &mctl_ctl->trp);
230 writel(MCTL_TRTW, &mctl_ctl->trtw);
231 writel(MCTL_TAL, &mctl_ctl->tal);
232 writel(MCTL_TCL, &mctl_ctl->tcl);
233 writel(MCTL_TCWL, &mctl_ctl->tcwl);
234 writel(MCTL_TRAS, &mctl_ctl->tras);
235 writel(MCTL_TRC, &mctl_ctl->trc);
236 writel(MCTL_TRCD, &mctl_ctl->trcd);
237 writel(MCTL_TRRD, &mctl_ctl->trrd);
238 writel(MCTL_TRTP, &mctl_ctl->trtp);
239 writel(MCTL_TWR, &mctl_ctl->twr);
240 writel(MCTL_TWTR, &mctl_ctl->twtr);
241 writel(MCTL_TEXSR, &mctl_ctl->texsr);
242 writel(MCTL_TXP, &mctl_ctl->txp);
243 writel(MCTL_TXPDLL, &mctl_ctl->txpdll);
244 writel(MCTL_TZQCS, &mctl_ctl->tzqcs);
245 writel(MCTL_TZQCSI, &mctl_ctl->tzqcsi);
246 writel(MCTL_TDQS, &mctl_ctl->tdqs);
247 writel(MCTL_TCKSRE, &mctl_ctl->tcksre);
248 writel(MCTL_TCKSRX, &mctl_ctl->tcksrx);
249 writel(MCTL_TCKE, &mctl_ctl->tcke);
250 writel(MCTL_TMOD, &mctl_ctl->tmod);
251 writel(MCTL_TRSTL, &mctl_ctl->trstl);
252 writel(MCTL_TZQCL, &mctl_ctl->tzqcl);
253 writel(MCTL_TMRR, &mctl_ctl->tmrr);
254 writel(MCTL_TCKESR, &mctl_ctl->tckesr);
255 writel(MCTL_TDPD, &mctl_ctl->tdpd);
256
257 /* Unknown magic performed by boot0 */
258 setbits_le32(&mctl_ctl->dfiodtcfg, 1 << 3);
259 clrbits_le32(&mctl_ctl->dfiodtcfg1, 0x1f);
260
261 /* Select 16/32-bits mode for MCTL */
262 if (para->bus_width == 16)
263 setbits_le32(&mctl_ctl->ppcfg, 1);
264
265 /* Set DFI timing registers */
266 writel(MCTL_TCWL, &mctl_ctl->dfitphywrl);
267 writel(MCTL_TCL - 1, &mctl_ctl->dfitrdden);
268 writel(MCTL_DFITPHYRDL, &mctl_ctl->dfitphyrdl);
269 writel(MCTL_DFISTCFG0, &mctl_ctl->dfistcfg0);
270
271 writel(MCTL_MCFG_DDR3, &mctl_ctl->mcfg);
272
273 /* DFI update configuration register */
274 writel(MCTL_DFIUPDCFG_UPD, &mctl_ctl->dfiupdcfg);
275
276 /* Move to access state */
277 writel(MCTL_SCTL_ACCESS, &mctl_ctl->sctl);
278 await_completion(&mctl_ctl->sstat, 0x07, 0x03);
279}
280
281static void mctl_com_init(struct dram_sun6i_para *para)
282{
283 struct sunxi_mctl_com_reg * const mctl_com =
284 (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
285 struct sunxi_mctl_phy_reg * const mctl_phy1 =
286 (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
287 struct sunxi_prcm_reg * const prcm =
288 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
289
290 writel(MCTL_CR_UNKNOWN | MCTL_CR_CHANNEL(para->chan) | MCTL_CR_DDR3 |
291 ((para->bus_width == 32) ? MCTL_CR_BUSW32 : MCTL_CR_BUSW16) |
292 MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
293 MCTL_CR_BANK(1) | MCTL_CR_RANK(para->rank), &mctl_com->cr);
294
295 /* Unknown magic performed by boot0 */
296 setbits_le32(&mctl_com->dbgcr, (1 << 6));
297
298 if (para->chan == 1) {
299 /* Shutdown channel 1 */
300 setbits_le32(&mctl_phy1->aciocr, MCTL_ACIOCR_DISABLE);
301 setbits_le32(&mctl_phy1->dxccr, MCTL_DXCCR_DISABLE);
302 clrbits_le32(&mctl_phy1->dsgcr, MCTL_DSGCR_ENABLE);
303 /*
304 * CH0 ?? this is what boot0 does. Leave as is until we can
305 * confirm this.
306 */
307 setbits_le32(&prcm->vdd_sys_pwroff,
308 PRCM_VDD_SYS_DRAM_CH0_PAD_HOLD_PWROFF);
309 }
310}
311
312static void mctl_port_cfg(void)
313{
314 struct sunxi_mctl_com_reg * const mctl_com =
315 (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
316 struct sunxi_ccm_reg * const ccm =
317 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
318
319 /* enable DRAM AXI clock for CPU access */
320 setbits_le32(&ccm->axi_gate, 1 << AXI_GATE_OFFSET_DRAM);
321
322 /* Bunch of magic writes performed by boot0 */
323 writel(0x00400302, &mctl_com->rmcr[0]);
324 writel(0x01000307, &mctl_com->rmcr[1]);
325 writel(0x00400302, &mctl_com->rmcr[2]);
326 writel(0x01000307, &mctl_com->rmcr[3]);
327 writel(0x01000307, &mctl_com->rmcr[4]);
328 writel(0x01000303, &mctl_com->rmcr[6]);
329 writel(0x01000303, &mctl_com->mmcr[0]);
330 writel(0x00400310, &mctl_com->mmcr[1]);
331 writel(0x01000307, &mctl_com->mmcr[2]);
332 writel(0x01000303, &mctl_com->mmcr[3]);
333 writel(0x01800303, &mctl_com->mmcr[4]);
334 writel(0x01800303, &mctl_com->mmcr[5]);
335 writel(0x01800303, &mctl_com->mmcr[6]);
336 writel(0x01800303, &mctl_com->mmcr[7]);
337 writel(0x01000303, &mctl_com->mmcr[8]);
338 writel(0x00000002, &mctl_com->mmcr[15]);
339 writel(0x00000310, &mctl_com->mbagcr[0]);
340 writel(0x00400310, &mctl_com->mbagcr[1]);
341 writel(0x00400310, &mctl_com->mbagcr[2]);
342 writel(0x00000307, &mctl_com->mbagcr[3]);
343 writel(0x00000317, &mctl_com->mbagcr[4]);
344 writel(0x00000307, &mctl_com->mbagcr[5]);
345}
346
347static bool mctl_mem_matches(u32 offset)
348{
349 const int match_count = 64;
350 int i, matches = 0;
351
352 for (i = 0; i < match_count; i++) {
353 if (readl(CONFIG_SYS_SDRAM_BASE + i * 4) ==
354 readl(CONFIG_SYS_SDRAM_BASE + offset + i * 4))
355 matches++;
356 }
357
358 return matches == match_count;
359}
360
361unsigned long sunxi_dram_init(void)
362{
363 struct sunxi_mctl_com_reg * const mctl_com =
364 (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
365 u32 offset;
366 int bank, bus, columns;
367
368 /* Set initial parameters, these get modified by the autodetect code */
369 struct dram_sun6i_para para = {
370 .bus_width = 32,
371 .chan = 2,
372 .rank = 2,
373 .page_size = 4096,
374 .rows = 16,
375 };
376
377 mctl_sys_init();
378
379 mctl_dll_init(0, &para);
380 mctl_dll_init(1, &para);
381
382 setbits_le32(&mctl_com->ccr,
383 MCTL_CCR_MASTER_CLK_EN |
384 MCTL_CCR_CH0_CLK_EN |
385 MCTL_CCR_CH1_CLK_EN);
386
387 mctl_channel_init(0, &para);
388 mctl_channel_init(1, &para);
389 mctl_com_init(&para);
390 mctl_port_cfg();
391
392 /*
393 * Change to 1 ch / sequence / 8192 byte pages / 16 rows /
394 * 8 bit banks / 1 rank mode.
395 */
396 clrsetbits_le32(&mctl_com->cr,
397 MCTL_CR_CHANNEL_MASK | MCTL_CR_PAGE_SIZE_MASK |
398 MCTL_CR_ROW_MASK | MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
399 MCTL_CR_CHANNEL(1) | MCTL_CR_SEQUENCE |
400 MCTL_CR_PAGE_SIZE(8192) | MCTL_CR_ROW(16) |
401 MCTL_CR_BANK(1) | MCTL_CR_RANK(1));
402
403 /* Detect and set page size */
404 for (columns = 7; columns < 20; columns++) {
405 if (mctl_mem_matches(1 << columns))
406 break;
407 }
408 bus = (para.bus_width == 32) ? 2 : 1;
409 columns -= bus;
410 para.page_size = (1 << columns) * (bus << 1);
411 clrsetbits_le32(&mctl_com->cr, MCTL_CR_PAGE_SIZE_MASK,
412 MCTL_CR_PAGE_SIZE(para.page_size));
413
414 /* Detect and set rows */
415 for (para.rows = 11; para.rows < 16; para.rows++) {
416 offset = 1 << (para.rows + columns + bus);
417 if (mctl_mem_matches(offset))
418 break;
419 }
420 clrsetbits_le32(&mctl_com->cr, MCTL_CR_ROW_MASK,
421 MCTL_CR_ROW(para.rows));
422
423 /* Detect bank size */
424 offset = 1 << (para.rows + columns + bus + 2);
425 bank = mctl_mem_matches(offset) ? 0 : 1;
426
427 /* Restore interleave, chan and rank values, set bank size */
428 clrsetbits_le32(&mctl_com->cr,
429 MCTL_CR_CHANNEL_MASK | MCTL_CR_SEQUENCE |
430 MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
431 MCTL_CR_CHANNEL(para.chan) | MCTL_CR_BANK(bank) |
432 MCTL_CR_RANK(para.rank));
433
434 return 1 << (para.rank + para.rows + bank + columns + para.chan + bus);
435}