Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2006-2008 |
| 4 | * Texas Instruments. |
| 5 | * Richard Woodruff <r-woodruff2@ti.com> |
| 6 | * Syed Mohammed Khasim <x0khasim@ti.com> |
| 7 | * |
| 8 | * (C) Copyright 2012 |
| 9 | * Corscience GmbH & Co. KG |
| 10 | * Thomas Weber <weber@corscience.de> |
| 11 | * |
| 12 | * Configuration settings for the Tricorder board. |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 13 | */ |
| 14 | |
| 15 | #ifndef __CONFIG_H |
| 16 | #define __CONFIG_H |
| 17 | |
Tom Rini | 4815734 | 2017-01-25 20:42:35 -0500 | [diff] [blame] | 18 | #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 19 | /* |
| 20 | * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM |
| 21 | * 64 bytes before this address should be set aside for u-boot.img's |
| 22 | * header. That is 0x800FFFC0--0x80100000 should not be used for any |
| 23 | * other needs. |
| 24 | */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 25 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 26 | #include <asm/arch/cpu.h> /* get chip and board defs */ |
Nishanth Menon | fa96c96 | 2015-03-09 17:12:04 -0500 | [diff] [blame] | 27 | #include <asm/arch/omap.h> |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 28 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 29 | /* Clock Defines */ |
| 30 | #define V_OSCK 26000000 /* Clock output from T2 */ |
| 31 | #define V_SCLK (V_OSCK >> 1) |
| 32 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 33 | #define CONFIG_MISC_INIT_R |
| 34 | |
| 35 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 36 | #define CONFIG_SETUP_MEMORY_TAGS |
| 37 | #define CONFIG_INITRD_TAG |
| 38 | #define CONFIG_REVISION_TAG |
| 39 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 40 | /* Size of malloc() pool */ |
Bernhard Walle | 183cbc9 | 2012-04-03 00:37:03 +0000 | [diff] [blame] | 41 | #define CONFIG_SYS_MALLOC_LEN (1024*1024) |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 42 | |
| 43 | /* Hardware drivers */ |
| 44 | |
| 45 | /* NS16550 Configuration */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 46 | #define CONFIG_SYS_NS16550_SERIAL |
| 47 | #define CONFIG_SYS_NS16550_REG_SIZE (-4) |
| 48 | #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ |
| 49 | |
| 50 | /* select serial console configuration */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 51 | #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 |
| 52 | #define CONFIG_SERIAL3 3 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 53 | #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ |
| 54 | 115200} |
| 55 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 56 | /* I2C */ |
Heiko Schocher | f53f2b8 | 2013-10-22 11:03:18 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_I2C |
Heiko Schocher | f53f2b8 | 2013-10-22 11:03:18 +0200 | [diff] [blame] | 58 | |
Andreas Bießmann | 01a3f53 | 2013-09-06 15:04:52 +0200 | [diff] [blame] | 59 | |
| 60 | /* EEPROM */ |
Andreas Bießmann | 01a3f53 | 2013-09-06 15:04:52 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
| 62 | #define CONFIG_SYS_EEPROM_BUS_NUM 1 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 63 | |
| 64 | /* TWL4030 */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 65 | #define CONFIG_TWL4030_LED |
| 66 | |
| 67 | /* Board NAND Info */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 68 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 69 | #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ |
| 70 | /* to access nand */ |
| 71 | #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ |
| 72 | /* to access nand at */ |
| 73 | /* CS0 */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 74 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ |
| 75 | /* devices */ |
Prabhakar Kushwaha | 4d2ba17 | 2013-10-04 13:47:58 +0530 | [diff] [blame] | 76 | #define CONFIG_SYS_NAND_MAX_OOBFREE 2 |
| 77 | #define CONFIG_SYS_NAND_MAX_ECCPOS 56 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 78 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 79 | /* needed for ubi */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 80 | |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 81 | /* Environment information (this is the common part) */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 82 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 83 | |
Andreas Bießmann | 65c8f2c | 2013-09-06 15:04:53 +0200 | [diff] [blame] | 84 | /* hang() the board on panic() */ |
Andreas Bießmann | 65c8f2c | 2013-09-06 15:04:53 +0200 | [diff] [blame] | 85 | |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 86 | /* environment placement (for NAND), is different for FLASHCARD but does not |
| 87 | * harm there */ |
| 88 | #define CONFIG_ENV_OFFSET 0x120000 /* env start */ |
| 89 | #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */ |
| 90 | #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */ |
| 91 | #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */ |
| 92 | |
Andreas Bießmann | 90071f9 | 2013-09-06 15:04:48 +0200 | [diff] [blame] | 93 | /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend |
| 94 | * value can not be used here! */ |
| 95 | #define CONFIG_LOADADDR 0x82000000 |
| 96 | |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 97 | #define CONFIG_COMMON_ENV_SETTINGS \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 98 | "console=ttyO2,115200n8\0" \ |
Thomas Weber | 1dd2f8e | 2012-02-13 03:16:53 +0000 | [diff] [blame] | 99 | "mmcdev=0\0" \ |
Thomas Weber | c927930 | 2013-09-06 15:04:46 +0200 | [diff] [blame] | 100 | "vram=3M\0" \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 101 | "defaultdisplay=lcd\0" \ |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 102 | "kernelopts=mtdoops.mtddev=3\0" \ |
Tom Rini | 5ad8e11 | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 103 | "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ |
| 104 | "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 105 | "commonargs=" \ |
| 106 | "setenv bootargs console=${console} " \ |
Andreas Bießmann | da6087a | 2013-09-06 15:04:47 +0200 | [diff] [blame] | 107 | "${mtdparts} " \ |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 108 | "${kernelopts} " \ |
| 109 | "vt.global_cursor_default=0 " \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 110 | "vram=${vram} " \ |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 111 | "omapdss.def_disp=${defaultdisplay}\0" |
| 112 | |
| 113 | #define CONFIG_BOOTCOMMAND "run autoboot" |
| 114 | |
| 115 | /* specific environment settings for different use cases |
| 116 | * FLASHCARD: used to run a rdimage from sdcard to program the device |
| 117 | * 'NORMAL': used to boot kernel from sdcard, nand, ... |
| 118 | * |
| 119 | * The main aim for the FLASHCARD skin is to have an embedded environment |
| 120 | * which will not be influenced by any data already on the device. |
| 121 | */ |
| 122 | #ifdef CONFIG_FLASHCARD |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 123 | /* the rdaddr is 16 MiB before the loadaddr */ |
| 124 | #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0" |
| 125 | |
| 126 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 127 | CONFIG_COMMON_ENV_SETTINGS \ |
| 128 | CONFIG_ENV_RDADDR \ |
| 129 | "autoboot=" \ |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 130 | "run commonargs; " \ |
| 131 | "setenv bootargs ${bootargs} " \ |
| 132 | "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \ |
| 133 | "rdinit=/sbin/init; " \ |
| 134 | "mmc dev ${mmcdev}; mmc rescan; " \ |
| 135 | "fatload mmc ${mmcdev} ${loadaddr} uImage; " \ |
| 136 | "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \ |
| 137 | "bootm ${loadaddr} ${rdaddr}\0" |
| 138 | |
| 139 | #else /* CONFIG_FLASHCARD */ |
| 140 | |
| 141 | #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ |
| 142 | |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 143 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 144 | CONFIG_COMMON_ENV_SETTINGS \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 145 | "mmcargs=" \ |
| 146 | "run commonargs; " \ |
| 147 | "setenv bootargs ${bootargs} " \ |
| 148 | "root=/dev/mmcblk0p2 " \ |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 149 | "rootwait " \ |
| 150 | "rw\0" \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 151 | "nandargs=" \ |
| 152 | "run commonargs; " \ |
| 153 | "setenv bootargs ${bootargs} " \ |
Bernhard Walle | 2dd62f7 | 2012-04-03 00:37:04 +0000 | [diff] [blame] | 154 | "root=ubi0:root " \ |
Andreas Bießmann | da6087a | 2013-09-06 15:04:47 +0200 | [diff] [blame] | 155 | "ubi.mtd=7 " \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 156 | "rootfstype=ubifs " \ |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 157 | "ro\0" \ |
Thomas Weber | 1dd2f8e | 2012-02-13 03:16:53 +0000 | [diff] [blame] | 158 | "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 159 | "bootscript=echo Running bootscript from mmc ...; " \ |
| 160 | "source ${loadaddr}\0" \ |
Thomas Weber | 1dd2f8e | 2012-02-13 03:16:53 +0000 | [diff] [blame] | 161 | "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 162 | "mmcboot=echo Booting from mmc ...; " \ |
| 163 | "run mmcargs; " \ |
| 164 | "bootm ${loadaddr}\0" \ |
Andreas Bießmann | ce19bed | 2013-09-06 15:04:51 +0200 | [diff] [blame] | 165 | "loaduimage_ubi=ubi part ubi; " \ |
Joe Hershberger | 108458a | 2012-11-01 16:54:18 +0000 | [diff] [blame] | 166 | "ubifsmount ubi:root; " \ |
Bernhard Walle | 2dd62f7 | 2012-04-03 00:37:04 +0000 | [diff] [blame] | 167 | "ubifsload ${loadaddr} /boot/uImage\0" \ |
Andreas Bießmann | 111c7b0 | 2013-09-06 15:04:57 +0200 | [diff] [blame] | 168 | "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 169 | "nandboot=echo Booting from nand ...; " \ |
| 170 | "run nandargs; " \ |
Andreas Bießmann | 111c7b0 | 2013-09-06 15:04:57 +0200 | [diff] [blame] | 171 | "run loaduimage_nand; " \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 172 | "bootm ${loadaddr}\0" \ |
Andrew Bradford | e1c7c8a | 2012-10-01 05:06:52 +0000 | [diff] [blame] | 173 | "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 174 | "if run loadbootscript; then " \ |
| 175 | "run bootscript; " \ |
| 176 | "else " \ |
| 177 | "if run loaduimage; then " \ |
| 178 | "run mmcboot; " \ |
| 179 | "else run nandboot; " \ |
| 180 | "fi; " \ |
| 181 | "fi; " \ |
| 182 | "else run nandboot; fi\0" |
| 183 | |
Andreas Bießmann | d6f3c15 | 2013-09-06 15:04:50 +0200 | [diff] [blame] | 184 | #endif /* CONFIG_FLASHCARD */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 185 | |
| 186 | /* Miscellaneous configurable options */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 187 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 188 | |
Thomas Weber | e2406c1 | 2013-09-06 15:04:56 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000) |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 190 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ |
Thomas Weber | e2406c1 | 2013-09-06 15:04:56 +0200 | [diff] [blame] | 191 | 0x07000000) /* 112 MB */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 192 | |
| 193 | #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) |
| 194 | |
| 195 | /* |
| 196 | * OMAP3 has 12 GP timers, they can be driven by the system clock |
| 197 | * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). |
| 198 | * This rate is divided by a local divisor. |
| 199 | */ |
| 200 | #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) |
| 201 | #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 202 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 203 | /* Physical Memory Map */ |
| 204 | #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ |
| 205 | #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 206 | #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 |
| 207 | |
| 208 | /* NAND and environment organization */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 209 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ |
| 210 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 211 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 212 | #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 |
| 213 | #define CONFIG_SYS_INIT_RAM_SIZE 0x800 |
| 214 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 215 | CONFIG_SYS_INIT_RAM_SIZE - \ |
| 216 | GENERATED_GBL_DATA_SIZE) |
| 217 | |
| 218 | /* SRAM config */ |
| 219 | #define CONFIG_SYS_SRAM_START 0x40200000 |
| 220 | #define CONFIG_SYS_SRAM_SIZE 0x10000 |
| 221 | |
| 222 | /* Defines for SPL */ |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 223 | |
Scott Wood | c352a0c | 2012-09-20 19:09:07 -0500 | [diff] [blame] | 224 | #define CONFIG_SPL_NAND_BASE |
| 225 | #define CONFIG_SPL_NAND_DRIVERS |
| 226 | #define CONFIG_SPL_NAND_ECC |
Guillaume GARDET | 602a16c | 2014-10-15 17:53:11 +0200 | [diff] [blame] | 227 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" |
Paul Kocialkowski | 341e8cd | 2014-11-08 23:14:55 +0100 | [diff] [blame] | 228 | #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 229 | |
| 230 | #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ |
Tom Rini | cfff4aa | 2016-08-26 13:30:43 -0400 | [diff] [blame] | 231 | #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ |
| 232 | CONFIG_SPL_TEXT_BASE) |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 233 | |
| 234 | #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/ |
| 235 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 236 | |
| 237 | /* NAND boot config */ |
| 238 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 239 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 240 | #define CONFIG_SYS_NAND_PAGE_SIZE 2048 |
| 241 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 242 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) |
| 243 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS |
Andreas Bießmann | 6bf0b1a | 2014-04-10 12:52:52 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \ |
| 245 | 13, 14, 16, 17, 18, 19, 20, 21, 22, \ |
| 246 | 23, 24, 25, 26, 27, 28, 30, 31, 32, \ |
| 247 | 33, 34, 35, 36, 37, 38, 39, 40, 41, \ |
| 248 | 42, 44, 45, 46, 47, 48, 49, 50, 51, \ |
| 249 | 52, 53, 54, 55, 56} |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 250 | |
| 251 | #define CONFIG_SYS_NAND_ECCSIZE 512 |
Andreas Bießmann | bbf8c93 | 2013-04-02 06:05:58 +0000 | [diff] [blame] | 252 | #define CONFIG_SYS_NAND_ECCBYTES 13 |
pekon gupta | 3ef4973 | 2013-11-18 19:03:01 +0530 | [diff] [blame] | 253 | #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 254 | |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 255 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 256 | |
Andreas Bießmann | da6087a | 2013-09-06 15:04:47 +0200 | [diff] [blame] | 257 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 |
| 258 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 259 | |
| 260 | #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 |
| 261 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ |
| 262 | |
Thomas Weber | e2406c1 | 2013-09-06 15:04:56 +0200 | [diff] [blame] | 263 | #define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000 |
Thomas Weber | 276ffbd | 2012-01-28 09:25:46 +0000 | [diff] [blame] | 264 | #endif /* __CONFIG_H */ |