blob: 275eac83194537dc30b2d694ab23957520e1e32e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Asen Dimovddd0bda2010-04-20 22:49:04 +03002/*
3 * (C) Copyright 2010
4 * Ilko Iliev <iliev@ronetix.at>
5 * Asen Dimov <dimov@ronetix.at>
6 * Ronetix GmbH <www.ronetix.at>
7 *
8 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01009 * Stelian Pop <stelian@popies.net>
Asen Dimovddd0bda2010-04-20 22:49:04 +030010 * Lead Tech Design <www.leadtechdesign.com>
11 *
12 * Configuation settings for the PM9G45 board.
Asen Dimovddd0bda2010-04-20 22:49:04 +030013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Asen Dimova1e4e2b2011-06-08 22:01:37 +000018/*
19 * SoC must be defined first, before hardware.h is included.
20 * In this case SoC is defined in boards.cfg.
21 */
22#include <asm/hardware.h>
23
Asen Dimova1e4e2b2011-06-08 22:01:37 +000024#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9G45"
Asen Dimovddd0bda2010-04-20 22:49:04 +030025
Asen Dimov9fdb39b2011-10-31 08:54:20 +000026#define CONFIG_MACH_TYPE MACH_TYPE_PM9G45
27
Asen Dimovddd0bda2010-04-20 22:49:04 +030028/* ARM asynchronous clock */
29#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Asen Dimova1e4e2b2011-06-08 22:01:37 +000030#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Asen Dimovddd0bda2010-04-20 22:49:04 +030031
32#define CONFIG_ARCH_CPU_INIT
33
34#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS 1
36#define CONFIG_INITRD_TAG 1
37
38#define CONFIG_SKIP_LOWLEVEL_INIT
Asen Dimovddd0bda2010-04-20 22:49:04 +030039
40/*
41 * Hardware drivers
42 */
43#define CONFIG_AT91_GPIO 1
44#define CONFIG_ATMEL_USART 1
Asen Dimova1e4e2b2011-06-08 22:01:37 +000045#define CONFIG_USART_BASE ATMEL_BASE_DBGU
46#define CONFIG_USART_ID ATMEL_ID_SYS
Asen Dimovddd0bda2010-04-20 22:49:04 +030047
48#define CONFIG_SYS_USE_NANDFLASH 1
49
50/* LED */
51#define CONFIG_AT91_LED
Andreas Bießmann30263a22013-11-29 12:13:46 +010052#define CONFIG_RED_LED GPIO_PIN_PD(31) /* this is the user1 led */
53#define CONFIG_GREEN_LED GPIO_PIN_PD(0) /* this is the user2 led */
Asen Dimovddd0bda2010-04-20 22:49:04 +030054
Asen Dimovddd0bda2010-04-20 22:49:04 +030055
56/*
57 * BOOTP options
58 */
59#define CONFIG_BOOTP_BOOTFILESIZE 1
Asen Dimovddd0bda2010-04-20 22:49:04 +030060
Asen Dimovddd0bda2010-04-20 22:49:04 +030061#define CONFIG_JFFS2_CMDLINE 1
62#define CONFIG_JFFS2_NAND 1
63#define CONFIG_JFFS2_DEV "nand0" /* NAND dev jffs2 lives on */
64#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
65#define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition */
66
67/* SDRAM */
68#define CONFIG_NR_DRAM_BANKS 1
69#define PHYS_SDRAM 0x70000000
70#define PHYS_SDRAM_SIZE 0x08000000 /* 128 megs */
71
Asen Dimovddd0bda2010-04-20 22:49:04 +030072/* NAND flash */
73#ifdef CONFIG_CMD_NAND
Asen Dimovddd0bda2010-04-20 22:49:04 +030074#define CONFIG_SYS_MAX_NAND_DEVICE 1
75#define CONFIG_SYS_NAND_BASE 0x40000000
76#define CONFIG_SYS_NAND_DBW_8 1
77/* our ALE is AD21 */
78#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
79/* our CLE is AD22 */
80#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010081#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
82#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PD(3)
Asen Dimovddd0bda2010-04-20 22:49:04 +030083
84#endif
85
86/* Ethernet */
87#define CONFIG_MACB 1
88#define CONFIG_RMII 1
Asen Dimovddd0bda2010-04-20 22:49:04 +030089#define CONFIG_NET_RETRY_COUNT 20
90#define CONFIG_RESET_PHY_R 1
91
92/* USB */
93#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +080094#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
Asen Dimovddd0bda2010-04-20 22:49:04 +030095#define CONFIG_USB_OHCI_NEW 1
Asen Dimovddd0bda2010-04-20 22:49:04 +030096#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
97#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00700000 /* _UHP_OHCI_BASE */
98#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g45"
99#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Asen Dimovddd0bda2010-04-20 22:49:04 +0300100
101/* board specific(not enough SRAM) */
102#define CONFIG_AT91SAM9G45_LCD_BASE PHYS_SDRAM + 0xE00000
103
104#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM + 0x2000000 /* load addr */
105
106#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
107#define CONFIG_SYS_MEMTEST_END CONFIG_AT91SAM9G45_LCD_BASE
108
109/* bootstrap + u-boot + env + linux in nandflash */
Asen Dimovddd0bda2010-04-20 22:49:04 +0300110#define CONFIG_ENV_OFFSET 0x60000
111#define CONFIG_ENV_OFFSET_REDUND 0x80000
112#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
113#define CONFIG_BOOTCOMMAND "nand read 0x72000000 0x200000 0x200000; bootm"
Asen Dimovddd0bda2010-04-20 22:49:04 +0300114
Asen Dimovddd0bda2010-04-20 22:49:04 +0300115/*
116 * Size of malloc() pool
117 */
118#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024,\
119 0x1000)
Asen Dimovddd0bda2010-04-20 22:49:04 +0300120
Asen Dimov8322d4e2010-12-12 00:42:28 +0000121#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
122#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
123 GENERATED_GBL_DATA_SIZE)
124
Asen Dimovddd0bda2010-04-20 22:49:04 +0300125#endif