blob: efef855b3d06817a323b7a42daffaacd003d93c7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board support
4 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00006 */
7
8#include <common.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -07009#include <init.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000010#include <asm/arch/sys_proto.h>
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030011#include <asm/arch/clk.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000012#include <asm/arch/cpu.h>
13#include <asm/arch/emc.h>
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030014#include <asm/arch/wdt.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030016#include <asm/io.h>
Simon Glassdbd79542020-05-10 11:40:11 -060017#include <linux/delay.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000018
19DECLARE_GLOBAL_DATA_PTR;
20
21static struct emc_regs *emc = (struct emc_regs *)EMC_BASE;
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030022static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
23static struct wdt_regs *wdt = (struct wdt_regs *)WDT_BASE;
24
25void reset_periph(void)
26{
27 /* This function resets peripherals by triggering RESOUT_N */
28 setbits_le32(&clk->timclk_ctrl, CLK_TIMCLK_WATCHDOG);
29 writel(WDTIM_MCTRL_RESFRC1, &wdt->mctrl);
30 udelay(300);
31
32 writel(0, &wdt->mctrl);
33 clrbits_le32(&clk->timclk_ctrl, CLK_TIMCLK_WATCHDOG);
34
35 /* Such a long delay is needed to initialize SMSC phy */
36 udelay(10000);
37}
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000038
39int board_early_init_f(void)
40{
Trevor Woerner0b881ac2021-06-10 22:37:02 -040041 lpc32xx_uart_init(CONFIG_CONS_INDEX);
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030042 lpc32xx_i2c_init(1);
43 lpc32xx_i2c_init(2);
44 lpc32xx_ssp_init();
45 lpc32xx_mac_init();
46
47 /*
48 * nWP may be controlled by GPO19, but unpopulated by default R23
49 * makes no sense to configure this GPIO level, nWP is always high
50 */
51 lpc32xx_slc_nand_init();
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000052
53 return 0;
54}
55
56int board_init(void)
57{
58 /* adress of boot parameters */
Tom Rinibb4dd962022-11-16 13:10:37 -050059 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000060
61#ifdef CONFIG_SYS_FLASH_CFI
62 /* Use 16-bit memory interface for NOR Flash */
63 emc->stat[0].config = EMC_STAT_CONFIG_PB | EMC_STAT_CONFIG_16BIT;
64
65 /* Change the NOR timings to optimum value to get maximum bandwidth */
66 emc->stat[0].waitwen = EMC_STAT_WAITWEN(1);
Vladimir Zapolskiy902d7962015-10-04 23:18:24 +010067 emc->stat[0].waitoen = EMC_STAT_WAITOEN(0);
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000068 emc->stat[0].waitrd = EMC_STAT_WAITRD(12);
69 emc->stat[0].waitpage = EMC_STAT_WAITPAGE(12);
70 emc->stat[0].waitwr = EMC_STAT_WAITWR(5);
71 emc->stat[0].waitturn = EMC_STAT_WAITTURN(2);
72#endif
73
74 return 0;
75}
76
77int dram_init(void)
78{
Tom Rinibb4dd962022-11-16 13:10:37 -050079 gd->ram_size = get_ram_size((void *)CFG_SYS_SDRAM_BASE,
80 CFG_SYS_SDRAM_SIZE);
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000081
82 return 0;
83}