blob: d4be14007ff21ce22e3faf610b7bf88579e3d685 [file] [log] [blame]
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05005 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galaf6f382b2010-05-21 04:05:14 -050014#include "../board/freescale/common/ics307_clk.h"
15
Kumar Gala90a535b2010-11-12 08:22:01 -060016#ifndef CONFIG_SYS_TEXT_BASE
York Sun6f231f32014-04-25 12:06:17 -070017#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Gala90a535b2010-11-12 08:22:01 -060018#endif
19
Kumar Galae727a362011-01-12 02:48:53 -060020#ifndef CONFIG_RESET_VECTOR_ADDRESS
21#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
22#endif
23
Kumar Gala90a535b2010-11-12 08:22:01 -060024#ifndef CONFIG_SYS_MONITOR_BASE
25#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
26#endif
27
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050028/* High Level Configuration Options */
29#define CONFIG_BOOKE 1 /* BOOKE */
30#define CONFIG_E500 1 /* BOOKE e500 family */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050031#define CONFIG_MPC8572 1
32#define CONFIG_MPC8572DS 1
33#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050034
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060035#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Robert P. J. Daya8099812016-05-03 19:52:49 -040036#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
37#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
38#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050039#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000040#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050041#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050042#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050043
44#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
45
46#define CONFIG_TSEC_ENET /* tsec ethernet support */
47#define CONFIG_ENV_OVERWRITE
48
Kumar Galaf6f382b2010-05-21 04:05:14 -050049#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
50#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wangbcf35e52008-10-03 12:37:41 -040051#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050052
53/*
54 * These can be toggled for performance analysis, otherwise use default.
55 */
56#define CONFIG_L2_CACHE /* toggle L2 cache */
57#define CONFIG_BTB /* toggle branch predition */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050058
59#define CONFIG_ENABLE_36BIT_PHYS 1
60
Kumar Galae0f97412009-01-23 14:22:14 -060061#ifdef CONFIG_PHYS_64BIT
62#define CONFIG_ADDR_MAP 1
63#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
64#endif
65
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
67#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050068#define CONFIG_PANIC_HANG /* do not reset board on panic */
69
70/*
Kumar Gala90a535b2010-11-12 08:22:01 -060071 * Config the L2 Cache as L2 SRAM
72 */
73#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
74#ifdef CONFIG_PHYS_64BIT
75#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
76#else
77#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
78#endif
79#define CONFIG_SYS_L2_SIZE (512 << 10)
80#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
81
Timur Tabid8f341c2011-08-04 18:03:41 -050082#define CONFIG_SYS_CCSRBAR 0xffe00000
83#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050084
Kumar Gala842aa5b2011-11-09 09:10:49 -060085#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050086#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Gala90a535b2010-11-12 08:22:01 -060087#endif
88
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050089/* DDR Setup */
Kumar Gala6630ffb2009-02-06 09:56:35 -060090#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -070091#define CONFIG_SYS_FSL_DDR2
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050092#undef CONFIG_FSL_DDR_INTERACTIVE
93#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
94#define CONFIG_DDR_SPD
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050095
York Sun5e8435a2011-01-25 21:51:29 -080096#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080097#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050098#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
99
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500102
103#define CONFIG_NUM_DDR_CONTROLLERS 2
104#define CONFIG_DIMM_SLOTS_PER_CTLR 1
105#define CONFIG_CHIP_SELECTS_PER_CTRL 2
106
107/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500109#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
110#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
111
112/* These are used when DDR doesn't use SPD. */
Dave Liu6b78b162008-11-28 20:16:58 +0800113#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
114#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
115#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
116#define CONFIG_SYS_DDR_TIMING_3 0x00020000
117#define CONFIG_SYS_DDR_TIMING_0 0x00260802
118#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
119#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
120#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800122#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liu6b78b162008-11-28 20:16:58 +0800124#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
125#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800127#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
128#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
131#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
132#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500133
134/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500135 * Make sure required options are set
136 */
137#ifndef CONFIG_SPD_EEPROM
138#error ("CONFIG_SPD_EEPROM is required")
139#endif
140
141#undef CONFIG_CLOCKS_IN_MHZ
142
143/*
144 * Memory map
145 *
146 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
147 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
148 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
149 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
150 *
151 * Localbus cacheable (TBD)
152 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
153 *
154 * Localbus non-cacheable
155 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
156 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100157 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500158 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
159 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
160 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
161 */
162
163/*
164 * Local Bus Definitions
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galae0f97412009-01-23 14:22:14 -0600167#ifdef CONFIG_PHYS_64BIT
168#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
169#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600170#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600171#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500172
Kumar Gala90a535b2010-11-12 08:22:01 -0600173#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000174 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Gala90a535b2010-11-12 08:22:01 -0600175#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500176
Kumar Gala4be8b572008-12-02 14:19:34 -0600177#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
178#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500179
Kumar Galae0f97412009-01-23 14:22:14 -0600180#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500182#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
185#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
186#undef CONFIG_SYS_FLASH_CHECKSUM
187#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
188#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500189
Kumar Gala90a535b2010-11-12 08:22:01 -0600190#undef CONFIG_SYS_RAMBOOT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500191
192#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_CFI
194#define CONFIG_SYS_FLASH_EMPTY_INFO
195#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500196
197#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
198
Kumar Gala362b9982010-11-19 08:53:25 -0600199#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500200#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
201#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galae0f97412009-01-23 14:22:14 -0600202#ifdef CONFIG_PHYS_64BIT
203#define PIXIS_BASE_PHYS 0xfffdf0000ull
204#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600205#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600206#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500207
Kumar Gala0f492b42008-12-02 14:19:33 -0600208#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500210
211#define PIXIS_ID 0x0 /* Board ID at offset 0 */
212#define PIXIS_VER 0x1 /* Board version at offset 1 */
213#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
214#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
215#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
216#define PIXIS_PWR 0x5 /* PIXIS Power status register */
217#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
218#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
219#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
220#define PIXIS_VCTL 0x10 /* VELA Control Register */
221#define PIXIS_VSTAT 0x11 /* VELA Status Register */
222#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
223#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
224#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
225#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500226#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
227#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
228#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
229#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
230#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500231#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
232#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
233#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
234#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
235#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
236#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
237#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
238#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
239#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
240#define PIXIS_VWATCH 0x24 /* Watchdog Register */
241#define PIXIS_LED 0x25 /* LED Register */
242
Kumar Gala90a535b2010-11-12 08:22:01 -0600243#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
244
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500245/* old pixis referenced names */
246#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
247#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yuc49bce42008-10-10 11:40:59 +0800249#define PIXIS_VSPEED2_TSEC1SER 0x8
250#define PIXIS_VSPEED2_TSEC2SER 0x4
251#define PIXIS_VSPEED2_TSEC3SER 0x2
252#define PIXIS_VSPEED2_TSEC4SER 0x1
253#define PIXIS_VCFGEN1_TSEC1SER 0x20
254#define PIXIS_VCFGEN1_TSEC2SER 0x20
255#define PIXIS_VCFGEN1_TSEC3SER 0x20
256#define PIXIS_VCFGEN1_TSEC4SER 0x20
257#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
258 | PIXIS_VSPEED2_TSEC2SER \
259 | PIXIS_VSPEED2_TSEC3SER \
260 | PIXIS_VSPEED2_TSEC4SER)
261#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
262 | PIXIS_VCFGEN1_TSEC2SER \
263 | PIXIS_VCFGEN1_TSEC3SER \
264 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500265
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_INIT_RAM_LOCK 1
267#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200268#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500269
Wolfgang Denk0191e472010-10-26 14:34:52 +0200270#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
274#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500275
Kumar Gala90a535b2010-11-12 08:22:01 -0600276#ifndef CONFIG_NAND_SPL
Haiying Wang9fce13f2008-10-29 13:32:59 -0400277#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Galae0f97412009-01-23 14:22:14 -0600278#ifdef CONFIG_PHYS_64BIT
279#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
280#else
Haiying Wang9fce13f2008-10-29 13:32:59 -0400281#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600282#endif
Kumar Gala90a535b2010-11-12 08:22:01 -0600283#else
284#define CONFIG_SYS_NAND_BASE 0xfff00000
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
287#else
288#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
289#endif
290#endif
291
Haiying Wang9fce13f2008-10-29 13:32:59 -0400292#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
293 CONFIG_SYS_NAND_BASE + 0x40000, \
294 CONFIG_SYS_NAND_BASE + 0x80000,\
295 CONFIG_SYS_NAND_BASE + 0xC0000}
296#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100297#define CONFIG_CMD_NAND 1
298#define CONFIG_NAND_FSL_ELBC 1
Haiying Wang9fce13f2008-10-29 13:32:59 -0400299#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +0530300#define CONFIG_SYS_NAND_MAX_OOBFREE 5
301#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wang9fce13f2008-10-29 13:32:59 -0400302
Kumar Gala90a535b2010-11-12 08:22:01 -0600303/* NAND boot: 4K NAND loader config */
304#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
305#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
306#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
307#define CONFIG_SYS_NAND_U_BOOT_START \
308 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
309#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
310#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
311#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
312
Haiying Wang9fce13f2008-10-29 13:32:59 -0400313/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500314#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100315 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
316 | BR_PS_8 /* Port Size = 8 bit */ \
317 | BR_MS_FCM /* MSEL = FCM */ \
318 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500319#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100320 | OR_FCM_PGS /* Large Page*/ \
321 | OR_FCM_CSCT \
322 | OR_FCM_CST \
323 | OR_FCM_CHT \
324 | OR_FCM_SCY_1 \
325 | OR_FCM_TRLX \
326 | OR_FCM_EHTR)
Haiying Wang9fce13f2008-10-29 13:32:59 -0400327
Kumar Gala90a535b2010-11-12 08:22:01 -0600328#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
329#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500330#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
331#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabib56570c2012-07-06 07:39:26 +0000332#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100333 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
334 | BR_PS_8 /* Port Size = 8 bit */ \
335 | BR_MS_FCM /* MSEL = FCM */ \
336 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500337#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabib56570c2012-07-06 07:39:26 +0000338#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100339 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
340 | BR_PS_8 /* Port Size = 8 bit */ \
341 | BR_MS_FCM /* MSEL = FCM */ \
342 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500343#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400344
Timur Tabib56570c2012-07-06 07:39:26 +0000345#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100346 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
347 | BR_PS_8 /* Port Size = 8 bit */ \
348 | BR_MS_FCM /* MSEL = FCM */ \
349 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500350#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400351
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500352/* Serial Port - controlled on board with jumper J8
353 * open - index 2
354 * shorted - index 1
355 */
356#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_NS16550_SERIAL
358#define CONFIG_SYS_NS16550_REG_SIZE 1
359#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala90a535b2010-11-12 08:22:01 -0600360#ifdef CONFIG_NAND_SPL
361#define CONFIG_NS16550_MIN_FUNCTIONS
362#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500363
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500365 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
366
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
368#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500369
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500370/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200371#define CONFIG_SYS_I2C
372#define CONFIG_SYS_I2C_FSL
373#define CONFIG_SYS_FSL_I2C_SPEED 400000
374#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
375#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
376#define CONFIG_SYS_FSL_I2C2_SPEED 400000
377#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
378#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
379#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500381
382/*
Haiying Wang374130f2008-10-03 11:47:30 -0400383 * I2C2 EEPROM
384 */
385#define CONFIG_ID_EEPROM
386#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang374130f2008-10-03 11:47:30 -0400388#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
390#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
391#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang374130f2008-10-03 11:47:30 -0400392
393/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500394 * General PCI
395 * Memory space is mapped 1-1, but I/O space must start from 0.
396 */
397
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500398/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600399#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600400#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600401#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500402#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600403#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
404#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600405#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600406#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600407#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200408#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600409#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600410#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600411#ifdef CONFIG_PHYS_64BIT
412#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
413#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Galae0f97412009-01-23 14:22:14 -0600415#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500417
418/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600419#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600420#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600421#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500422#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600423#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
424#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600425#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600426#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600427#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600429#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600430#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600431#ifdef CONFIG_PHYS_64BIT
432#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
433#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200434#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Galae0f97412009-01-23 14:22:14 -0600435#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500437
438/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600439#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600440#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600441#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500442#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600443#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
444#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600445#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600446#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600447#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200448#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600449#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600450#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600451#ifdef CONFIG_PHYS_64BIT
452#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
453#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Galae0f97412009-01-23 14:22:14 -0600455#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500457
458#if defined(CONFIG_PCI)
459
460/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600461#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500462
463/* video */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500464
465#if defined(CONFIG_VIDEO)
466#define CONFIG_BIOSEMU
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500467#define CONFIG_ATI_RADEON_FB
468#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500470#endif
471
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500472#undef CONFIG_EEPRO100
473#undef CONFIG_TULIP
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500474
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500475#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600476 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
477 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500478 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
479#endif
480
481#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
482#define CONFIG_DOS_PARTITION
483#define CONFIG_SCSI_AHCI
484
485#ifdef CONFIG_SCSI_AHCI
Rob Herring83f66482013-08-24 10:10:54 -0500486#define CONFIG_LIBATA
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500487#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
489#define CONFIG_SYS_SCSI_MAX_LUN 1
490#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
491#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500492#endif /* SCSI */
493
494#endif /* CONFIG_PCI */
495
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500496#if defined(CONFIG_TSEC_ENET)
497
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500498#define CONFIG_MII 1 /* MII PHY management */
499#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
500#define CONFIG_TSEC1 1
501#define CONFIG_TSEC1_NAME "eTSEC1"
502#define CONFIG_TSEC2 1
503#define CONFIG_TSEC2_NAME "eTSEC2"
504#define CONFIG_TSEC3 1
505#define CONFIG_TSEC3_NAME "eTSEC3"
506#define CONFIG_TSEC4 1
507#define CONFIG_TSEC4_NAME "eTSEC4"
508
Liu Yuc49bce42008-10-10 11:40:59 +0800509#define CONFIG_PIXIS_SGMII_CMD
510#define CONFIG_FSL_SGMII_RISER 1
511#define SGMII_RISER_PHY_OFFSET 0x1c
512
513#ifdef CONFIG_FSL_SGMII_RISER
514#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
515#endif
516
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500517#define TSEC1_PHY_ADDR 0
518#define TSEC2_PHY_ADDR 1
519#define TSEC3_PHY_ADDR 2
520#define TSEC4_PHY_ADDR 3
521
522#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
523#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
524#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
525#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
526
527#define TSEC1_PHYIDX 0
528#define TSEC2_PHYIDX 0
529#define TSEC3_PHYIDX 0
530#define TSEC4_PHYIDX 0
531
532#define CONFIG_ETHPRIME "eTSEC1"
533
534#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
535#endif /* CONFIG_TSEC_ENET */
536
537/*
538 * Environment
539 */
Kumar Gala90a535b2010-11-12 08:22:01 -0600540
541#if defined(CONFIG_SYS_RAMBOOT)
Kumar Gala90a535b2010-11-12 08:22:01 -0600542
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500543#else
Kumar Gala90a535b2010-11-12 08:22:01 -0600544 #define CONFIG_ENV_IS_IN_FLASH 1
545 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
546 #define CONFIG_ENV_ADDR 0xfff80000
547 #else
548 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
549 #endif
550 #define CONFIG_ENV_SIZE 0x2000
551 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500552#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500553
554#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500556
557/*
558 * Command line configuration.
559 */
York Sun6cad41c2011-01-26 00:14:57 -0600560#define CONFIG_CMD_ERRATA
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500561#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500562#define CONFIG_CMD_REGINFO
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500563
564#if defined(CONFIG_PCI)
565#define CONFIG_CMD_PCI
Simon Glass8706b812016-05-01 11:36:02 -0600566#define CONFIG_SCSI
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500567#endif
568
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800569/*
570 * USB
571 */
572#define CONFIG_USB_EHCI
573
574#ifdef CONFIG_USB_EHCI
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800575#define CONFIG_USB_EHCI_PCI
576#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800577#define CONFIG_PCI_EHCI_DEVICE 0
578#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
579#endif
580
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500581#undef CONFIG_WATCHDOG /* watchdog disabled */
582
583/*
584 * Miscellaneous configurable options
585 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200586#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500587#define CONFIG_CMDLINE_EDITING /* Command-line editing */
588#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200589#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500590#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200591#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500592#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200593#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500594#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200595#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
596#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
597#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500598
599/*
600 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500601 * have to be in the first 64 MB of memory, since this is
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500602 * the maximum mapped by the Linux kernel during initialization.
603 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500604#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
605#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500606
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500607#if defined(CONFIG_CMD_KGDB)
608#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500609#endif
610
611/*
612 * Environment Configuration
613 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500614#if defined(CONFIG_TSEC_ENET)
615#define CONFIG_HAS_ETH0
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500616#define CONFIG_HAS_ETH1
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500617#define CONFIG_HAS_ETH2
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500618#define CONFIG_HAS_ETH3
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500619#endif
620
621#define CONFIG_IPADDR 192.168.1.254
622
623#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000624#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000625#define CONFIG_BOOTFILE "uImage"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500626#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
627
628#define CONFIG_SERVERIP 192.168.1.1
629#define CONFIG_GATEWAYIP 192.168.1.1
630#define CONFIG_NETMASK 255.255.255.0
631
632/* default location for tftp and bootm */
633#define CONFIG_LOADADDR 1000000
634
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500635#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
636
637#define CONFIG_BAUDRATE 115200
638
639#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia39bb2f22012-12-20 19:36:12 +0000640"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200641"netdev=eth0\0" \
642"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
643"tftpflash=tftpboot $loadaddr $uboot; " \
644 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
645 " +$filesize; " \
646 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
647 " +$filesize; " \
648 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
649 " $filesize; " \
650 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
651 " +$filesize; " \
652 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
653 " $filesize\0" \
654"consoledev=ttyS0\0" \
655"ramdiskaddr=2000000\0" \
656"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500657"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200658"fdtfile=8572ds/mpc8572ds.dtb\0" \
659"bdev=sda3\0"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500660
661#define CONFIG_HDBOOT \
662 "setenv bootargs root=/dev/$bdev rw " \
663 "console=$consoledev,$baudrate $othbootargs;" \
664 "tftp $loadaddr $bootfile;" \
665 "tftp $fdtaddr $fdtfile;" \
666 "bootm $loadaddr - $fdtaddr"
667
668#define CONFIG_NFSBOOTCOMMAND \
669 "setenv bootargs root=/dev/nfs rw " \
670 "nfsroot=$serverip:$rootpath " \
671 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
672 "console=$consoledev,$baudrate $othbootargs;" \
673 "tftp $loadaddr $bootfile;" \
674 "tftp $fdtaddr $fdtfile;" \
675 "bootm $loadaddr - $fdtaddr"
676
677#define CONFIG_RAMBOOTCOMMAND \
678 "setenv bootargs root=/dev/ram rw " \
679 "console=$consoledev,$baudrate $othbootargs;" \
680 "tftp $ramdiskaddr $ramdiskfile;" \
681 "tftp $loadaddr $bootfile;" \
682 "tftp $fdtaddr $fdtfile;" \
683 "bootm $loadaddr $ramdiskaddr $fdtaddr"
684
685#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
686
687#endif /* __CONFIG_H */