blob: fa114b3f1532d65b14df35e7ad5bb05e45fb5f51 [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050019#define CONFIG_MPC8548 1 /* MPC8548 specific */
20#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
21
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022#ifndef CONFIG_SYS_TEXT_BASE
23#define CONFIG_SYS_TEXT_BASE 0xfff80000
24#endif
25
Kumar Galaad4e9d42011-01-04 17:57:59 -060026#define CONFIG_SYS_SRIO
27#define CONFIG_SRIO1 /* SRIO port 1 */
28
Ed Swarthout95ae0a02007-07-27 01:50:52 -050029#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040030#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050031#undef CONFIG_PCI2
32#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000033#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060034#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050035#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050036
37#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050038#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050039#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Kumar Gala35b2b092008-01-16 01:45:10 -060040#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041
Jon Loeliger6bcdb402008-03-19 15:02:07 -050042#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050043
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050044#ifndef __ASSEMBLY__
45extern unsigned long get_clock_freq(void);
46#endif
47#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
48
49/*
50 * These can be toggled for performance analysis, otherwise use default.
51 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050052#define CONFIG_L2_CACHE /* toggle L2 cache */
53#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050054
55/*
56 * Only possible on E500 Version 2 or newer cores.
57 */
58#define CONFIG_ENABLE_36BIT_PHYS 1
59
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080060#ifdef CONFIG_PHYS_64BIT
61#define CONFIG_ADDR_MAP
62#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
63#endif
64
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
66#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050067
Timur Tabid8f341c2011-08-04 18:03:41 -050068#define CONFIG_SYS_CCSRBAR 0xe0000000
69#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050070
Jon Loeligerc378bae2008-03-18 13:51:06 -050071/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070072#define CONFIG_SYS_FSL_DDR2
Jon Loeligerc378bae2008-03-18 13:51:06 -050073#undef CONFIG_FSL_DDR_INTERACTIVE
74#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
75#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050076
chenhui zhao3560dbd2011-09-06 16:41:19 +000077#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080078#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050079#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
80
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
82#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050083
Jon Loeligerc378bae2008-03-18 13:51:06 -050084#define CONFIG_NUM_DDR_CONTROLLERS 1
85#define CONFIG_DIMM_SLOTS_PER_CTLR 1
86#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050087
Jon Loeligerc378bae2008-03-18 13:51:06 -050088/* I2C addresses of SPD EEPROMs */
89#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
90
91/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050092#ifndef CONFIG_SPD_EEPROM
93#error ("CONFIG_SPD_EEPROM is required")
94#endif
95
96#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +080097/*
98 * Physical Address Map
99 *
100 * 32bit:
101 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
102 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
103 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
104 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
105 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
106 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
107 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
108 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
109 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
110 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
111 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
112 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800113 * 36bit:
114 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
115 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
116 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
117 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
118 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
119 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
120 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
121 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
122 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
123 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
124 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
125 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800126 */
127
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500128/*
129 * Local Bus Definitions
130 */
131
132/*
133 * FLASH on the Local Bus
134 * Two banks, 8M each, using the CFI driver.
135 * Boot from BR0/OR0 bank at 0xff00_0000
136 * Alternate BR1/OR1 bank at 0xff80_0000
137 *
138 * BR0, BR1:
139 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
140 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
141 * Port Size = 16 bits = BRx[19:20] = 10
142 * Use GPCM = BRx[24:26] = 000
143 * Valid = BRx[31] = 1
144 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500145 * 0 4 8 12 16 20 24 28
146 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
147 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500148 *
149 * OR0, OR1:
150 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
151 * Reserved ORx[17:18] = 11, confusion here?
152 * CSNT = ORx[20] = 1
153 * ACS = half cycle delay = ORx[21:22] = 11
154 * SCY = 6 = ORx[24:27] = 0110
155 * TRLX = use relaxed timing = ORx[29] = 1
156 * EAD = use external address latch delay = OR[31] = 1
157 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500158 * 0 4 8 12 16 20 24 28
159 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500160 */
161
chenhui zhaoe97171e2011-10-13 13:40:59 +0800162#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800163#ifdef CONFIG_PHYS_64BIT
164#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
165#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800166#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800167#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500168
chenhui zhaoe97171e2011-10-13 13:40:59 +0800169#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000170 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800171#define CONFIG_SYS_BR1_PRELIM \
172 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_OR0_PRELIM 0xff806e65
175#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176
chenhui zhaoe97171e2011-10-13 13:40:59 +0800177#define CONFIG_SYS_FLASH_BANKS_LIST \
178 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
180#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
181#undef CONFIG_SYS_FLASH_CHECKSUM
182#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
183#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500184
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200185#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500186
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200187#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_CFI
189#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500190
chenhui zhao3560dbd2011-09-06 16:41:19 +0000191#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500192
193/*
194 * SDRAM on the Local Bus
195 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800196#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800197#ifdef CONFIG_PHYS_64BIT
198#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
199#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800200#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800201#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500203
204/*
205 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500207 *
208 * For BR2, need:
209 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
210 * port-size = 32-bits = BR2[19:20] = 11
211 * no parity checking = BR2[21:22] = 00
212 * SDRAM for MSEL = BR2[24:26] = 011
213 * Valid = BR[31] = 1
214 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500215 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500216 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
217 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500219 * FIXME: the top 17 bits of BR2.
220 */
221
chenhui zhaoe97171e2011-10-13 13:40:59 +0800222#define CONFIG_SYS_BR2_PRELIM \
223 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
224 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500225
226/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228 *
229 * For OR2, need:
230 * 64MB mask for AM, OR2[0:7] = 1111 1100
231 * XAM, OR2[17:18] = 11
232 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500233 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500234 * EAD set for extra time OR[31] = 1
235 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500236 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500237 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
238 */
239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
243#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
244#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
245#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500246
247/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500248 * Common settings for all Local Bus SDRAM commands.
249 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500250 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500251 * is OR'ed in too.
252 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500253#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
254 | LSDMR_PRETOACT7 \
255 | LSDMR_ACTTORW7 \
256 | LSDMR_BL8 \
257 | LSDMR_WRC4 \
258 | LSDMR_CL3 \
259 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500260 )
261
262/*
263 * The CADMUS registers are connected to CS3 on CDS.
264 * The new memory map places CADMUS at 0xf8000000.
265 *
266 * For BR3, need:
267 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
268 * port-size = 8-bits = BR[19:20] = 01
269 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500270 * GPMC for MSEL = BR[24:26] = 000
271 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500272 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500273 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500274 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
275 *
276 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500277 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500278 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500279 * CSNT OR[20] = 1
280 * ACS OR[21:22] = 11
281 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500282 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500283 * SETA OR[28] = 0
284 * TRLX OR[29] = 1
285 * EHTR OR[30] = 1
286 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500287 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500288 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500289 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
290 */
291
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500292#define CONFIG_FSL_CADMUS
293
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500294#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800295#ifdef CONFIG_PHYS_64BIT
296#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
297#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800298#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800299#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800300#define CONFIG_SYS_BR3_PRELIM \
301 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_INIT_RAM_LOCK 1
305#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200306#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500307
Wolfgang Denk0191e472010-10-26 14:34:52 +0200308#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000312#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500313
314/* Serial Port */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500315#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_NS16550_SERIAL
317#define CONFIG_SYS_NS16550_REG_SIZE 1
318#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500319
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500321 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
324#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500325
Jon Loeliger43d818f2006-10-20 15:50:15 -0500326/*
327 * I2C
328 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200329#define CONFIG_SYS_I2C
330#define CONFIG_SYS_I2C_FSL
331#define CONFIG_SYS_FSL_I2C_SPEED 400000
332#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
333#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
334#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500335
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200336/* EEPROM */
337#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_I2C_EEPROM_CCID
339#define CONFIG_SYS_ID_EEPROM
340#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
341#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200342
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500343/*
344 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300345 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500346 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600347#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800348#ifdef CONFIG_PHYS_64BIT
349#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
350#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
351#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600352#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600353#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800354#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600356#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600357#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800358#ifdef CONFIG_PHYS_64BIT
359#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
360#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800362#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500364
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500365#ifdef CONFIG_PCIE1
Kumar Galaac799852010-12-17 10:21:22 -0600366#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600367#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800368#ifdef CONFIG_PHYS_64BIT
369#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
370#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
371#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600372#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600373#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800374#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600376#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600377#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800378#ifdef CONFIG_PHYS_64BIT
379#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
380#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800382#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500384#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800385
386/*
387 * RapidIO MMU
388 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800389#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800390#ifdef CONFIG_PHYS_64BIT
391#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
392#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800393#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800394#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600395#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500396
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700397#ifdef CONFIG_LEGACY
398#define BRIDGE_ID 17
399#define VIA_ID 2
400#else
401#define BRIDGE_ID 28
402#define VIA_ID 4
403#endif
404
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500405#if defined(CONFIG_PCI)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500406#undef CONFIG_EEPRO100
407#undef CONFIG_TULIP
408
chenhui zhao3560dbd2011-09-06 16:41:19 +0000409#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500410
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500411#endif /* CONFIG_PCI */
412
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500413#if defined(CONFIG_TSEC_ENET)
414
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500415#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500416#define CONFIG_TSEC1 1
417#define CONFIG_TSEC1_NAME "eTSEC0"
418#define CONFIG_TSEC2 1
419#define CONFIG_TSEC2_NAME "eTSEC1"
420#define CONFIG_TSEC3 1
421#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500422#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500423#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500424#undef CONFIG_MPC85XX_FEC
425
chenhui zhaod1077b62011-09-06 16:41:18 +0000426#define CONFIG_PHY_MARVELL
427
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500428#define TSEC1_PHY_ADDR 0
429#define TSEC2_PHY_ADDR 1
430#define TSEC3_PHY_ADDR 2
431#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500432
433#define TSEC1_PHYIDX 0
434#define TSEC2_PHYIDX 0
435#define TSEC3_PHYIDX 0
436#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500437#define TSEC1_FLAGS TSEC_GIGABIT
438#define TSEC2_FLAGS TSEC_GIGABIT
439#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
440#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500441
442/* Options are: eTSEC[0-3] */
443#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500444#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500445#endif /* CONFIG_TSEC_ENET */
446
447/*
448 * Environment
449 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200450#define CONFIG_ENV_IS_IN_FLASH 1
chenhui zhao3560dbd2011-09-06 16:41:19 +0000451#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
452#define CONFIG_ENV_ADDR 0xfff80000
453#else
454#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
455#endif
456#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200457#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500458
459#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500461
Jon Loeligere63319f2007-06-13 13:22:08 -0500462/*
Jon Loeligered26c742007-07-10 09:10:49 -0500463 * BOOTP options
464 */
465#define CONFIG_BOOTP_BOOTFILESIZE
466#define CONFIG_BOOTP_BOOTPATH
467#define CONFIG_BOOTP_GATEWAY
468#define CONFIG_BOOTP_HOSTNAME
469
Jon Loeligered26c742007-07-10 09:10:49 -0500470/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500471 * Command line configuration.
472 */
Kumar Gala489675d2008-09-22 23:40:42 -0500473#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500474#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500475
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500476#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500477 #define CONFIG_CMD_PCI
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500478#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500479
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500480#undef CONFIG_WATCHDOG /* watchdog disabled */
481
482/*
483 * Miscellaneous configurable options
484 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500486#define CONFIG_CMDLINE_EDITING /* Command-line editing */
487#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligere63319f2007-06-13 13:22:08 -0500489#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500491#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500493#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
495#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
496#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500497
498/*
499 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500500 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500501 * the maximum mapped by the Linux kernel during initialization.
502 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500503#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
504#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500505
Jon Loeligere63319f2007-06-13 13:22:08 -0500506#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500507#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500508#endif
509
510/*
511 * Environment Configuration
512 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500513#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500514#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500515#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500516#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500517#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500518#endif
519
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500520#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500521
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500522#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000523#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000524#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500525#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500526
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500527#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500528#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500529#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500530
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500531#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500532
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500533#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500534
535#define CONFIG_BAUDRATE 115200
536
chenhui zhao3560dbd2011-09-06 16:41:19 +0000537#define CONFIG_EXTRA_ENV_SETTINGS \
538 "hwconfig=fsl_ddr:ecc=off\0" \
539 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200540 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000541 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200542 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
543 " +$filesize; " \
544 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
545 " +$filesize; " \
546 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
547 " $filesize; " \
548 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
549 " +$filesize; " \
550 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
551 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000552 "consoledev=ttyS1\0" \
553 "ramdiskaddr=2000000\0" \
554 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500555 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000556 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500557
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500558#define CONFIG_NFSBOOTCOMMAND \
559 "setenv bootargs root=/dev/nfs rw " \
560 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500561 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500562 "console=$consoledev,$baudrate $othbootargs;" \
563 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500564 "tftp $fdtaddr $fdtfile;" \
565 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500566
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500567#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500568 "setenv bootargs root=/dev/ram rw " \
569 "console=$consoledev,$baudrate $othbootargs;" \
570 "tftp $ramdiskaddr $ramdiskfile;" \
571 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500572 "tftp $fdtaddr $fdtfile;" \
573 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500574
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500575#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500576
577#endif /* __CONFIG_H */