Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the bonito board |
| 4 | * |
| 5 | * Copyright (C) 2012 Renesas Solutions Corp. |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __ARMADILLO_800EVA_H |
| 9 | #define __ARMADILLO_800EVA_H |
| 10 | |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 11 | #define CONFIG_SH_GPIO_PFC |
| 12 | |
| 13 | #include <asm/arch/rmobile.h> |
| 14 | |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 15 | #define BOARD_LATE_INIT |
| 16 | |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 17 | #define CONFIG_TMU_TIMER |
Marek Vasut | 4131670 | 2018-08-24 21:52:53 +0200 | [diff] [blame] | 18 | #define CONFIG_SYS_TIMER_COUNTS_DOWN |
| 19 | #define CONFIG_SYS_TIMER_COUNTER (TMU_BASE + 0xc) /* TCNT0 */ |
| 20 | #define CONFIG_SYS_TIMER_RATE (CONFIG_SYS_CLK_FREQ / 4) |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 21 | |
| 22 | /* STACK */ |
| 23 | #define CONFIG_SYS_INIT_SP_ADDR 0xE8083000 |
| 24 | #define STACK_AREA_SIZE 0xC000 |
| 25 | #define LOW_LEVEL_MERAM_STACK \ |
| 26 | (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4) |
| 27 | |
| 28 | /* MEMORY */ |
| 29 | #define ARMADILLO_800EVA_SDRAM_BASE 0x40000000 |
| 30 | #define ARMADILLO_800EVA_SDRAM_SIZE (512 * 1024 * 1024) |
| 31 | |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 32 | #define CONFIG_SYS_PBSIZE 256 |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 33 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } |
| 34 | |
| 35 | /* SCIF */ |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 36 | #define CONFIG_CONS_SCIF1 |
| 37 | #define SCIF0_BASE 0xe6c40000 |
| 38 | #define SCIF1_BASE 0xe6c50000 |
| 39 | #define SCIF2_BASE 0xe6c60000 |
| 40 | #define SCIF4_BASE 0xe6c80000 |
| 41 | #define CONFIG_SCIF_A |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 42 | |
| 43 | #define CONFIG_SYS_MEMTEST_START (ARMADILLO_800EVA_SDRAM_BASE) |
| 44 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ |
| 45 | 504 * 1024 * 1024) |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 46 | #undef CONFIG_SYS_MEMTEST_SCRATCH |
| 47 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE |
| 48 | |
| 49 | #define CONFIG_SYS_SDRAM_BASE (ARMADILLO_800EVA_SDRAM_BASE) |
| 50 | #define CONFIG_SYS_SDRAM_SIZE (ARMADILLO_800EVA_SDRAM_SIZE) |
| 51 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + \ |
| 52 | 64 * 1024 * 1024) |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 53 | |
| 54 | #define CONFIG_SYS_MONITOR_BASE 0x00000000 |
| 55 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) |
| 56 | #define CONFIG_SYS_MALLOC_LEN (1 * 1024 * 1024) |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 57 | #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 58 | |
| 59 | /* FLASH */ |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 60 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
| 61 | #define CONFIG_SYS_FLASH_BASE 0x00000000 |
| 62 | #define CONFIG_SYS_MAX_FLASH_SECT 512 |
| 63 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 64 | #define CONFIG_SYS_FLASH_BANKS_LIST { (CONFIG_SYS_FLASH_BASE) } |
| 65 | |
| 66 | #define CONFIG_SYS_FLASH_ERASE_TOUT 3000 |
| 67 | #define CONFIG_SYS_FLASH_WRITE_TOUT 3000 |
| 68 | #define CONFIG_SYS_FLASH_LOCK_TOUT 3000 |
| 69 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT 3000 |
| 70 | |
| 71 | /* ENV setting */ |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 72 | #define CONFIG_ENV_OVERWRITE 1 |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 73 | |
| 74 | /* SH Ether */ |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 75 | #define CONFIG_SH_ETHER_USE_PORT 0 |
| 76 | #define CONFIG_SH_ETHER_PHY_ADDR 0x0 |
| 77 | #define CONFIG_SH_ETHER_BASE_ADDR 0xe9a00000 |
| 78 | #define CONFIG_SH_ETHER_SH7734_MII (0x01) |
| 79 | #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 80 | #define CONFIG_PHY_SMSC |
| 81 | #define CONFIG_BITBANGMII |
| 82 | #define CONFIG_BITBANGMII_MULTI |
| 83 | |
| 84 | /* Board Clock */ |
| 85 | #define CONFIG_SYS_CLK_FREQ 50000000 |
Nobuhiro Iwamatsu | 82e1ec7 | 2013-09-30 10:30:41 +0900 | [diff] [blame] | 86 | #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ |
Hideyuki Sano | 1da7a59 | 2012-06-27 10:35:35 +0900 | [diff] [blame] | 87 | |
| 88 | #endif /* __ARMADILLO_800EVA_H */ |