Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 1 | /* |
Kumar Gala | 365024c | 2011-01-31 15:51:20 -0600 | [diff] [blame] | 2 | * Copyright 2007-2011 Freescale Semiconductor, Inc. |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 3 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <command.h> |
| 9 | #include <pci.h> |
| 10 | #include <asm/processor.h> |
| 11 | #include <asm/mmu.h> |
Kumar Gala | f81f89f | 2008-09-22 14:11:11 -0500 | [diff] [blame] | 12 | #include <asm/cache.h> |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 13 | #include <asm/immap_85xx.h> |
Kumar Gala | 9bbd643 | 2009-04-02 13:22:48 -0500 | [diff] [blame] | 14 | #include <asm/fsl_pci.h> |
York Sun | f062659 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 15 | #include <fsl_ddr_sdram.h> |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 16 | #include <asm/io.h> |
Kumar Gala | 3d02038 | 2010-12-15 04:55:20 -0600 | [diff] [blame] | 17 | #include <asm/fsl_serdes.h> |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 18 | #include <miiphy.h> |
| 19 | #include <libfdt.h> |
| 20 | #include <fdt_support.h> |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 21 | #include <tsec.h> |
Andy Fleming | 422effd | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 22 | #include <fsl_mdio.h> |
Kumar Gala | d3b1b66 | 2009-08-08 10:42:30 -0500 | [diff] [blame] | 23 | #include <netdev.h> |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 24 | |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 25 | #include "../common/sgmii_riser.h" |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 26 | |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 27 | int checkboard (void) |
| 28 | { |
Kumar Gala | e21db03 | 2009-07-14 22:42:01 -0500 | [diff] [blame] | 29 | u8 vboot; |
| 30 | u8 *pixis_base = (u8 *)PIXIS_BASE; |
| 31 | |
Timur Tabi | 56953ee | 2012-03-15 11:42:27 +0000 | [diff] [blame] | 32 | printf("Board: MPC8572DS Sys ID: 0x%02x, " |
Kumar Gala | e21db03 | 2009-07-14 22:42:01 -0500 | [diff] [blame] | 33 | "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ", |
| 34 | in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER), |
| 35 | in_8(pixis_base + PIXIS_PVER)); |
| 36 | |
| 37 | vboot = in_8(pixis_base + PIXIS_VBOOT); |
| 38 | switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) { |
| 39 | case PIXIS_VBOOT_LBMAP_NOR0: |
| 40 | puts ("vBank: 0\n"); |
| 41 | break; |
| 42 | case PIXIS_VBOOT_LBMAP_PJET: |
| 43 | puts ("Promjet\n"); |
| 44 | break; |
| 45 | case PIXIS_VBOOT_LBMAP_NAND: |
| 46 | puts ("NAND\n"); |
| 47 | break; |
| 48 | case PIXIS_VBOOT_LBMAP_NOR1: |
| 49 | puts ("vBank: 1\n"); |
| 50 | break; |
| 51 | } |
| 52 | |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 53 | return 0; |
| 54 | } |
| 55 | |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 56 | |
| 57 | #if !defined(CONFIG_SPD_EEPROM) |
| 58 | /* |
| 59 | * Fixed sdram init -- doesn't use serial presence detect. |
| 60 | */ |
| 61 | |
| 62 | phys_size_t fixed_sdram (void) |
| 63 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR; |
York Sun | a21803d | 2013-11-18 10:29:32 -0800 | [diff] [blame] | 65 | struct ccsr_ddr __iomem *ddr = &immap->im_ddr; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 66 | uint d_init; |
| 67 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 68 | ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; |
| 69 | ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 70 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; |
| 72 | ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; |
| 73 | ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; |
| 74 | ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; |
| 75 | ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1; |
| 76 | ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2; |
| 77 | ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL; |
| 78 | ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT; |
| 79 | ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL; |
| 80 | ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 81 | |
| 82 | #if defined (CONFIG_DDR_ECC) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN; |
| 84 | ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS; |
| 85 | ddr->err_sbe = CONFIG_SYS_DDR_SBE; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 86 | #endif |
| 87 | asm("sync;isync"); |
| 88 | |
| 89 | udelay(500); |
| 90 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 92 | |
| 93 | #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) |
| 94 | d_init = 1; |
| 95 | debug("DDR - 1st controller: memory initializing\n"); |
| 96 | /* |
| 97 | * Poll until memory is initialized. |
| 98 | * 512 Meg at 400 might hit this 200 times or so. |
| 99 | */ |
| 100 | while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) { |
| 101 | udelay(1000); |
| 102 | } |
| 103 | debug("DDR: memory initialized\n\n"); |
| 104 | asm("sync; isync"); |
| 105 | udelay(500); |
| 106 | #endif |
| 107 | |
| 108 | return 512 * 1024 * 1024; |
| 109 | } |
| 110 | |
| 111 | #endif |
| 112 | |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 113 | #ifdef CONFIG_PCI |
| 114 | void pci_init_board(void) |
| 115 | { |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 116 | struct pci_controller *hose; |
Kumar Gala | fd19d1e | 2009-09-03 10:20:09 -0500 | [diff] [blame] | 117 | |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 118 | fsl_pcie_init_board(0); |
Kumar Gala | fd19d1e | 2009-09-03 10:20:09 -0500 | [diff] [blame] | 119 | |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 120 | hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR)); |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 121 | |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 122 | if (hose) { |
| 123 | u32 temp32; |
| 124 | u8 uli_busno = hose->first_busno + 2; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 125 | |
Kumar Gala | fd19d1e | 2009-09-03 10:20:09 -0500 | [diff] [blame] | 126 | /* |
| 127 | * Activate ULI1575 legacy chip by performing a fake |
| 128 | * memory access. Needed to make ULI RTC work. |
| 129 | * Device 1d has the first on-board memory BAR. |
| 130 | */ |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 131 | pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0), |
Kumar Gala | fd19d1e | 2009-09-03 10:20:09 -0500 | [diff] [blame] | 132 | PCI_BASE_ADDRESS_1, &temp32); |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 133 | |
Kumar Gala | fd19d1e | 2009-09-03 10:20:09 -0500 | [diff] [blame] | 134 | if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) { |
Kumar Gala | d165dc5 | 2010-12-17 06:53:52 -0600 | [diff] [blame] | 135 | void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0), |
Kumar Gala | fd19d1e | 2009-09-03 10:20:09 -0500 | [diff] [blame] | 136 | temp32, 4, 0); |
| 137 | debug(" uli1572 read to %p\n", p); |
| 138 | in_be32(p); |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 139 | } |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 140 | } |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 141 | } |
| 142 | #endif |
| 143 | |
| 144 | int board_early_init_r(void) |
| 145 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; |
Kumar Gala | 040e418 | 2009-11-13 09:25:07 -0600 | [diff] [blame] | 147 | const u8 flash_esel = find_tlb_idx((void *)flashbase, 1); |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 148 | |
| 149 | /* |
| 150 | * Remap Boot flash + PROMJET region to caching-inhibited |
| 151 | * so that flash can be erased properly. |
| 152 | */ |
| 153 | |
Kumar Gala | f81f89f | 2008-09-22 14:11:11 -0500 | [diff] [blame] | 154 | /* Flush d-cache and invalidate i-cache of any FLASH data */ |
Wolfgang Denk | 82f15f3 | 2008-11-02 16:14:22 +0100 | [diff] [blame] | 155 | flush_dcache(); |
| 156 | invalidate_icache(); |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 157 | |
| 158 | /* invalidate existing TLB entry for flash + promjet */ |
| 159 | disable_tlb(flash_esel); |
| 160 | |
Kumar Gala | 4be8b57 | 2008-12-02 14:19:34 -0600 | [diff] [blame] | 161 | set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */ |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 162 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */ |
| 163 | 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */ |
| 164 | |
| 165 | return 0; |
| 166 | } |
| 167 | |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 168 | #ifdef CONFIG_TSEC_ENET |
| 169 | int board_eth_init(bd_t *bis) |
| 170 | { |
Andy Fleming | 422effd | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 171 | struct fsl_pq_mdio_info mdio_info; |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 172 | struct tsec_info_struct tsec_info[4]; |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 173 | int num = 0; |
| 174 | |
| 175 | #ifdef CONFIG_TSEC1 |
| 176 | SET_STD_TSEC_INFO(tsec_info[num], 1); |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 177 | if (is_serdes_configured(SGMII_TSEC1)) { |
| 178 | puts("eTSEC1 is in sgmii mode.\n"); |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 179 | tsec_info[num].flags |= TSEC_SGMII; |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 180 | } |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 181 | num++; |
| 182 | #endif |
| 183 | #ifdef CONFIG_TSEC2 |
| 184 | SET_STD_TSEC_INFO(tsec_info[num], 2); |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 185 | if (is_serdes_configured(SGMII_TSEC2)) { |
| 186 | puts("eTSEC2 is in sgmii mode.\n"); |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 187 | tsec_info[num].flags |= TSEC_SGMII; |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 188 | } |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 189 | num++; |
| 190 | #endif |
| 191 | #ifdef CONFIG_TSEC3 |
| 192 | SET_STD_TSEC_INFO(tsec_info[num], 3); |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 193 | if (is_serdes_configured(SGMII_TSEC3)) { |
| 194 | puts("eTSEC3 is in sgmii mode.\n"); |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 195 | tsec_info[num].flags |= TSEC_SGMII; |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 196 | } |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 197 | num++; |
| 198 | #endif |
| 199 | #ifdef CONFIG_TSEC4 |
| 200 | SET_STD_TSEC_INFO(tsec_info[num], 4); |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 201 | if (is_serdes_configured(SGMII_TSEC4)) { |
| 202 | puts("eTSEC4 is in sgmii mode.\n"); |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 203 | tsec_info[num].flags |= TSEC_SGMII; |
Kumar Gala | e6dc484 | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 204 | } |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 205 | num++; |
| 206 | #endif |
| 207 | |
| 208 | if (!num) { |
| 209 | printf("No TSECs initialized\n"); |
| 210 | |
| 211 | return 0; |
| 212 | } |
| 213 | |
Andy Fleming | acaccae | 2008-12-05 20:10:22 -0600 | [diff] [blame] | 214 | #ifdef CONFIG_FSL_SGMII_RISER |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 215 | fsl_sgmii_riser_init(tsec_info, num); |
Andy Fleming | acaccae | 2008-12-05 20:10:22 -0600 | [diff] [blame] | 216 | #endif |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 217 | |
Andy Fleming | 422effd | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 218 | mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; |
| 219 | mdio_info.name = DEFAULT_MII_NAME; |
| 220 | fsl_pq_mdio_init(bis, &mdio_info); |
| 221 | |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 222 | tsec_eth_init(bis, tsec_info, num); |
| 223 | |
Kumar Gala | d3b1b66 | 2009-08-08 10:42:30 -0500 | [diff] [blame] | 224 | return pci_eth_init(bis); |
Liu Yu | c49bce4 | 2008-10-10 11:40:59 +0800 | [diff] [blame] | 225 | } |
| 226 | #endif |
| 227 | |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 228 | #if defined(CONFIG_OF_BOARD_SETUP) |
| 229 | void ft_board_setup(void *blob, bd_t *bd) |
| 230 | { |
Kumar Gala | f281c5c | 2009-02-09 22:03:04 -0600 | [diff] [blame] | 231 | phys_addr_t base; |
| 232 | phys_size_t size; |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 233 | |
| 234 | ft_cpu_setup(blob, bd); |
| 235 | |
| 236 | base = getenv_bootm_low(); |
| 237 | size = getenv_bootm_size(); |
| 238 | |
| 239 | fdt_fixup_memory(blob, (u64)base, (u64)size); |
| 240 | |
Kumar Gala | d0f27d3 | 2010-07-08 22:37:44 -0500 | [diff] [blame] | 241 | FT_FSL_PCI_SETUP; |
| 242 | |
Andy Fleming | acaccae | 2008-12-05 20:10:22 -0600 | [diff] [blame] | 243 | #ifdef CONFIG_FSL_SGMII_RISER |
| 244 | fsl_sgmii_riser_fdt_fixup(blob); |
| 245 | #endif |
Kumar Gala | 3ab0b2d | 2008-08-12 11:13:08 -0500 | [diff] [blame] | 246 | } |
| 247 | #endif |