blob: 9f5e78ce68046b7d5d15e3bff2154c87d562fb23 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese73eb9b02016-02-10 11:41:26 +01002/*
3 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
Stefan Roese73eb9b02016-02-10 11:41:26 +01004 */
5
Simon Glassa7b51302019-11-14 12:57:46 -07006#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -06007#include <net.h>
Stefan Roese73eb9b02016-02-10 11:41:26 +01008#include <asm/arch/clock.h>
9#include <asm/arch/iomux.h>
10#include <asm/arch/imx-regs.h>
11#include <asm/arch/crm_regs.h>
12#include <asm/arch/mx6ul_pins.h>
13#include <asm/arch/mx6-pins.h>
14#include <asm/arch/sys_proto.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Stefan Roese73eb9b02016-02-10 11:41:26 +010016#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020017#include <asm/mach-imx/iomux-v3.h>
18#include <asm/mach-imx/boot_mode.h>
19#include <asm/mach-imx/mxc_i2c.h>
Stefan Roese73eb9b02016-02-10 11:41:26 +010020#include <asm/io.h>
21#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060022#include <env.h>
Yangbo Lu73340382019-06-21 11:42:28 +080023#include <fsl_esdhc_imx.h>
Stefan Roese73eb9b02016-02-10 11:41:26 +010024#include <i2c.h>
25#include <miiphy.h>
26#include <mmc.h>
27#include <netdev.h>
28#include <usb.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Tom Rini2bbbd7c2016-04-13 15:45:50 -040030#include <usb/ehci-ci.h>
Stefan Roese73eb9b02016-02-10 11:41:26 +010031
32DECLARE_GLOBAL_DATA_PTR;
33
34#define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
35 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
36 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
37
38#define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
39 PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
40 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
41
42#define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
43 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
44 PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
45 PAD_CTL_ODE)
46
47#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
48 PAD_CTL_SPEED_HIGH | \
49 PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
50
51#define MDIO_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
52 PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST | PAD_CTL_ODE)
53
54#define ENET_CLK_PAD_CTRL (PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
55
56#define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
57 PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
58
59#define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
60 PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
61 PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
62 PAD_CTL_SRE_FAST)
63
64#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
65
66static struct i2c_pads_info i2c_pad_info1 = {
67 .scl = {
68 .i2c_mode = MX6_PAD_GPIO1_IO02__I2C1_SCL | PC,
69 .gpio_mode = MX6_PAD_GPIO1_IO02__GPIO1_IO02 | PC,
70 .gp = IMX_GPIO_NR(1, 2),
71 },
72 .sda = {
73 .i2c_mode = MX6_PAD_GPIO1_IO03__I2C1_SDA | PC,
74 .gpio_mode = MX6_PAD_GPIO1_IO03__GPIO1_IO03 | PC,
75 .gp = IMX_GPIO_NR(1, 3),
76 },
77};
78
79static struct i2c_pads_info i2c_pad_info2 = {
80 .scl = {
81 .i2c_mode = MX6_PAD_GPIO1_IO00__I2C2_SCL | PC,
82 .gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO00 | PC,
83 .gp = IMX_GPIO_NR(1, 0),
84 },
85 .sda = {
86 .i2c_mode = MX6_PAD_GPIO1_IO01__I2C2_SDA | PC,
87 .gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO01 | PC,
88 .gp = IMX_GPIO_NR(1, 1),
89 },
90};
91
92static struct i2c_pads_info i2c_pad_info4 = {
93 .scl = {
94 .i2c_mode = MX6_PAD_UART2_TX_DATA__I2C4_SCL | PC,
95 .gpio_mode = MX6_PAD_UART2_TX_DATA__GPIO1_IO20 | PC,
96 .gp = IMX_GPIO_NR(1, 20),
97 },
98 .sda = {
99 .i2c_mode = MX6_PAD_UART2_RX_DATA__I2C4_SDA | PC,
100 .gpio_mode = MX6_PAD_UART2_RX_DATA__GPIO1_IO21 | PC,
101 .gp = IMX_GPIO_NR(1, 21),
102 },
103};
104
105int dram_init(void)
106{
107 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
108
109 return 0;
110}
111
112static iomux_v3_cfg_t const uart1_pads[] = {
113 MX6_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
114 MX6_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
Anatolij Gustschin05425612017-10-02 21:32:55 +0200115 MX6_PAD_UART1_CTS_B__UART1_DCE_CTS | MUX_PAD_CTRL(UART_PAD_CTRL),
116 MX6_PAD_UART1_RTS_B__UART1_DCE_RTS | MUX_PAD_CTRL(UART_PAD_CTRL),
Stefan Roese73eb9b02016-02-10 11:41:26 +0100117};
118
119static iomux_v3_cfg_t const uart4_pads[] = {
120 MX6_PAD_UART4_TX_DATA__UART4_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
121 MX6_PAD_UART4_RX_DATA__UART4_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
122};
123
124static iomux_v3_cfg_t const uart5_pads[] = {
125 MX6_PAD_GPIO1_IO04__UART5_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
126 MX6_PAD_GPIO1_IO05__UART5_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
127 MX6_PAD_GPIO1_IO09__UART5_DCE_CTS | MUX_PAD_CTRL(UART_PAD_CTRL),
128 MX6_PAD_GPIO1_IO08__UART5_DCE_RTS | MUX_PAD_CTRL(UART_PAD_CTRL),
129};
130
Anatolij Gustschin05425612017-10-02 21:32:55 +0200131static iomux_v3_cfg_t const uart7_pads[] = {
132 MX6_PAD_ENET2_RX_EN__UART7_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
133 MX6_PAD_ENET2_TX_DATA0__UART7_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
134};
135
Stefan Roese73eb9b02016-02-10 11:41:26 +0100136static iomux_v3_cfg_t const uart8_pads[] = {
Anatolij Gustschin05425612017-10-02 21:32:55 +0200137 MX6_PAD_LCD_DATA20__UART8_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
138 MX6_PAD_LCD_DATA21__UART8_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
Stefan Roese73eb9b02016-02-10 11:41:26 +0100139};
140
141static void setup_iomux_uart(void)
142{
143 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
144 imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
145 imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
Anatolij Gustschin05425612017-10-02 21:32:55 +0200146 imx_iomux_v3_setup_multiple_pads(uart7_pads, ARRAY_SIZE(uart7_pads));
Stefan Roese73eb9b02016-02-10 11:41:26 +0100147 imx_iomux_v3_setup_multiple_pads(uart8_pads, ARRAY_SIZE(uart8_pads));
148}
149
150/* eMMC on USDHC2 */
151static iomux_v3_cfg_t const usdhc2_pads[] = {
152 MX6_PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
153 MX6_PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
154 MX6_PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
155 MX6_PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
156 MX6_PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
157 MX6_PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
158 MX6_PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
159 MX6_PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
160 MX6_PAD_NAND_DATA06__USDHC2_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
161 MX6_PAD_NAND_DATA07__USDHC2_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162
163 /*
164 * RST_B
165 */
166 MX6_PAD_NAND_ALE__USDHC2_RESET_B | MUX_PAD_CTRL(NO_PAD_CTRL),
167};
168
169static struct fsl_esdhc_cfg usdhc_cfg = {
170 .esdhc_base = USDHC2_BASE_ADDR,
171 .max_bus_width = 8,
172};
173
174#define USDHC2_PWR_GPIO IMX_GPIO_NR(1, 9)
175
176int board_mmc_getcd(struct mmc *mmc)
177{
178 /* eMMC is always present */
179 return 1;
180}
181
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900182int board_mmc_init(struct bd_info *bis)
Stefan Roese73eb9b02016-02-10 11:41:26 +0100183{
184 imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
185
186 usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
187
188 return fsl_esdhc_initialize(bis, &usdhc_cfg);
189}
190
191#define USB_OTHERREGS_OFFSET 0x800
192#define UCTRL_PWR_POL (1 << 9)
193
194static iomux_v3_cfg_t const usb_otg_pads[] = {
195 /* OTG1 */
196 MX6_PAD_SD1_CMD__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
197 MX6_PAD_SD1_DATA0__ANATOP_OTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
198 /* OTG2 */
199 MX6_PAD_SD1_DATA1__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
200 MX6_PAD_SD1_DATA3__ANATOP_OTG2_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
201};
202
203static void setup_usb(void)
204{
205 imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
206 ARRAY_SIZE(usb_otg_pads));
207}
208
209int board_usb_phy_mode(int port)
210{
211 if (port == 1)
212 return USB_INIT_HOST;
213 else
214 return usb_phy_mode(port);
215}
216
217int board_ehci_hcd_init(int port)
218{
219 u32 *usbnc_usb_ctrl;
220
221 if (port > 1)
222 return -EINVAL;
223
224 usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
225 port * 4);
226
227 /* Set Power polarity */
228 setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
229
230 return 0;
231}
232
233static iomux_v3_cfg_t const fec1_pads[] = {
234 MX6_PAD_GPIO1_IO06__ENET1_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
235 MX6_PAD_GPIO1_IO07__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
236 MX6_PAD_ENET1_TX_DATA0__ENET1_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
237 MX6_PAD_ENET1_TX_DATA1__ENET1_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
238 MX6_PAD_ENET1_TX_EN__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
239 MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
240 MX6_PAD_ENET1_RX_DATA0__ENET1_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
241 MX6_PAD_ENET1_RX_DATA1__ENET1_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
242 MX6_PAD_ENET1_RX_ER__ENET1_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
243 MX6_PAD_ENET1_RX_EN__ENET1_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
244
245 /* ENET1 reset */
246 MX6_PAD_CSI_MCLK__GPIO4_IO17 | MUX_PAD_CTRL(NO_PAD_CTRL),
247 /* ENET1 interrupt */
248 MX6_PAD_CSI_PIXCLK__GPIO4_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL),
249};
250
251#define ENET_PHY_RESET_GPIO IMX_GPIO_NR(4, 17)
252
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900253int board_eth_init(struct bd_info *bis)
Stefan Roese73eb9b02016-02-10 11:41:26 +0100254{
255 int ret;
256
257 imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
258
259 /* Reset LAN8742 PHY */
260 ret = gpio_request(ENET_PHY_RESET_GPIO, "phy-reset");
261 if (!ret)
262 gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
263 mdelay(10);
264 gpio_set_value(ENET_PHY_RESET_GPIO, 1);
265 mdelay(10);
266
267 return cpu_eth_init(bis);
268}
269
270static int setup_fec(int fec_id)
271{
272 struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
273 int ret;
274
275 /*
276 * Use 50M anatop loopback REF_CLK1 for ENET1,
277 * clear gpr1[13], set gpr1[17].
278 */
279 clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK,
280 IOMUX_GPR1_FEC1_CLOCK_MUX1_SEL_MASK);
281
282 ret = enable_fec_anatop_clock(fec_id, ENET_50MHZ);
283 if (ret)
284 return ret;
285
286 enable_enet_clk(1);
287
288 return 0;
289}
290
291int board_phy_config(struct phy_device *phydev)
292{
293 if (phydev->drv->config)
294 phydev->drv->config(phydev);
295
296 return 0;
297}
298
299int board_early_init_f(void)
300{
301 setup_iomux_uart();
302
303 return 0;
304}
305
306int board_init(void)
307{
308 /* Address of boot parameters */
309 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
310
311 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
312 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
313 setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info4);
314
315 setup_fec(CONFIG_FEC_ENET_DEV);
316
317 setup_usb();
318
319 return 0;
320}
321
322static const struct boot_mode board_boot_modes[] = {
323 /* 8 bit bus width */
324 {"emmc", MAKE_CFGVAL(0x60, 0x28, 0x00, 0x00)},
325 { NULL, 0 },
326};
327
328int board_late_init(void)
329{
330 add_board_boot_modes(board_boot_modes);
Simon Glass6a38e412017-08-03 12:22:09 -0600331 env_set("board_name", "xpress");
Stefan Roese73eb9b02016-02-10 11:41:26 +0100332
333 return 0;
334}
335
336int checkboard(void)
337{
338 puts("Board: CCV-EVA xPress\n");
339
340 return 0;
341}