blob: 456c1b0902e578c985dba3af3115873863102748 [file] [log] [blame]
Michal Simek04b7e622015-01-15 10:01:51 +01001/*
2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _ASM_ARCH_HARDWARE_H
9#define _ASM_ARCH_HARDWARE_H
10
Michal Simekc68918e2015-07-23 12:03:55 +020011#define ZYNQ_GEM_BASEADDR0 0xFF0B0000
12#define ZYNQ_GEM_BASEADDR1 0xFF0C0000
13#define ZYNQ_GEM_BASEADDR2 0xFF0D0000
14#define ZYNQ_GEM_BASEADDR3 0xFF0E0000
15
Siva Durga Prasad Paladugu055792a2015-03-03 15:01:44 +053016#define ZYNQ_I2C_BASEADDR0 0xFF020000
17#define ZYNQ_I2C_BASEADDR1 0xFF030000
18
Siva Durga Prasad Paladugu937ad762015-11-17 14:30:09 +053019#define ARASAN_NAND_BASEADDR 0xFF100000
20
Michal Simekb216cc12015-07-23 13:27:40 +020021#define ZYNQMP_SATA_BASEADDR 0xFD0C0000
22
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053023#define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000
24#define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000
25
Michal Simek04b7e622015-01-15 10:01:51 +010026#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
27#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
Michal Simek3eb32de2016-08-15 09:41:36 +020028#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0
29#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8
30
31#define PS_MODE0 BIT(0)
32#define PS_MODE1 BIT(1)
33#define PS_MODE2 BIT(2)
34#define PS_MODE3 BIT(3)
Michal Simek04b7e622015-01-15 10:01:51 +010035
36struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020037 u32 reserved0[36];
38 u32 cpu_r5_ctrl; /* 0x90 */
39 u32 reserved1[37];
Michal Simek04b7e622015-01-15 10:01:51 +010040 u32 timestamp_ref_ctrl; /* 0x128 */
Michal Simek58f865f2015-04-15 13:36:40 +020041 u32 reserved2[53];
Michal Simek04b7e622015-01-15 10:01:51 +010042 u32 boot_mode; /* 0x200 */
Michal Simek58f865f2015-04-15 13:36:40 +020043 u32 reserved3[14];
44 u32 rst_lpd_top; /* 0x23C */
Michal Simek3eb32de2016-08-15 09:41:36 +020045 u32 reserved4[4];
46 u32 boot_pin_ctrl; /* 0x250 */
47 u32 reserved5[21];
Michal Simek04b7e622015-01-15 10:01:51 +010048};
49
50#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
51
Michal Simekc23d3f82015-11-05 08:34:35 +010052#define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
Michal Simek04b7e622015-01-15 10:01:51 +010053#define ZYNQMP_IOU_SCNTR 0xFF250000
54#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
55#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
56
57struct iou_scntr {
58 u32 counter_control_register;
59 u32 reserved0[7];
60 u32 base_frequency_id_register;
61};
62
63#define iou_scntr ((struct iou_scntr *)ZYNQMP_IOU_SCNTR)
64
Michal Simekc23d3f82015-11-05 08:34:35 +010065struct iou_scntr_secure {
66 u32 counter_control_register;
67 u32 reserved0[7];
68 u32 base_frequency_id_register;
69};
70
71#define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
72
Michal Simek04b7e622015-01-15 10:01:51 +010073/* Bootmode setting values */
74#define BOOT_MODES_MASK 0x0000000F
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053075#define QSPI_MODE_24BIT 0x00000001
76#define QSPI_MODE_32BIT 0x00000002
Michal Simek108e1842015-10-05 10:51:12 +020077#define SD_MODE 0x00000003 /* sd 0 */
78#define SD_MODE1 0x00000005 /* sd 1 */
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053079#define NAND_MODE 0x00000004
Michal Simek02d66cd2015-04-15 15:02:28 +020080#define EMMC_MODE 0x00000006
Michal Simek203a9442016-04-29 13:00:10 +020081#define USB_MODE 0x00000007
Michal Simek04b7e622015-01-15 10:01:51 +010082#define JTAG_MODE 0x00000000
Michal Simek94ddcaa2016-08-30 16:17:27 +020083#define BOOT_MODE_USE_ALT 0x100
84#define BOOT_MODE_ALT_SHIFT 12
Michal Simek04b7e622015-01-15 10:01:51 +010085
Michal Simekf2e373f2015-07-22 09:27:11 +020086#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
87
88struct iou_slcr_regs {
89 u32 mio_pin[78];
90 u32 reserved[442];
91};
92
93#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
94
Michal Simek58f865f2015-04-15 13:36:40 +020095#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
96
97struct rpu_regs {
98 u32 rpu_glbl_ctrl;
99 u32 reserved0[63];
100 u32 rpu0_cfg; /* 0x100 */
101 u32 reserved1[63];
102 u32 rpu1_cfg; /* 0x200 */
103};
104
105#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
106
107#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
108
109struct crfapb_regs {
110 u32 reserved0[65];
111 u32 rst_fpd_apu; /* 0x104 */
112 u32 reserved1;
113};
114
115#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
116
117#define ZYNQMP_APU_BASEADDR 0xFD5C0000
118
119struct apu_regs {
120 u32 reserved0[16];
121 u32 rvbar_addr0_l; /* 0x40 */
122 u32 rvbar_addr0_h; /* 0x44 */
123 u32 reserved1[20];
124};
125
126#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
127
Michal Simek04b7e622015-01-15 10:01:51 +0100128/* Board version value */
Michal Simekc23d3f82015-11-05 08:34:35 +0100129#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
Michal Simek04b7e622015-01-15 10:01:51 +0100130#define ZYNQMP_CSU_VERSION_SILICON 0x0
131#define ZYNQMP_CSU_VERSION_EP108 0x1
Michal Simek0ca55572015-04-15 14:59:19 +0200132#define ZYNQMP_CSU_VERSION_VELOCE 0x2
Michal Simek04b7e622015-01-15 10:01:51 +0100133#define ZYNQMP_CSU_VERSION_QEMU 0x3
134
Michal Simekc23d3f82015-11-05 08:34:35 +0100135#define ZYNQMP_SILICON_VER_MASK 0xF000
136#define ZYNQMP_SILICON_VER_SHIFT 12
137
138struct csu_regs {
139 u32 reserved0[17];
140 u32 version;
141};
142
143#define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
144
Michal Simek04b7e622015-01-15 10:01:51 +0100145#endif /* _ASM_ARCH_HARDWARE_H */