blob: ba33ef24300c01fa5ae550181b345ef4b42c9bbe [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2007-2011
4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5 * Tom Cubie <tangliang@allwinnertech.com>
Ian Campbell6efe3692014-05-05 11:52:26 +01006 */
7
8#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010010#include <asm/io.h>
11#include <asm/arch/cpu.h>
Hans de Goede07be6d62014-11-15 22:55:53 +010012#include <asm/arch/clock.h>
Hans de Goeded9ee84b2015-10-03 15:18:33 +020013#include <axp_pmic.h>
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010014#include <errno.h>
Hans de Goede07be6d62014-11-15 22:55:53 +010015
16#ifdef CONFIG_MACH_SUN6I
17int sunxi_get_ss_bonding_id(void)
18{
19 struct sunxi_ccm_reg * const ccm =
20 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
21 static int bonding_id = -1;
22
23 if (bonding_id != -1)
24 return bonding_id;
25
26 /* Enable Security System */
27 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_SS);
28 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_SS);
29
30 bonding_id = readl(SUNXI_SS_BASE);
31 bonding_id = (bonding_id >> 16) & 0x7;
32
33 /* Disable Security System again */
34 clrbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_SS);
35 clrbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_SS);
36
37 return bonding_id;
38}
39#endif
Ian Campbell6efe3692014-05-05 11:52:26 +010040
Hans de Goedeb83d9332016-03-24 22:38:23 +010041#ifdef CONFIG_MACH_SUN8I
42uint sunxi_get_sram_id(void)
43{
44 uint id;
45
46 /* Unlock sram info reg, read it, relock */
47 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
48 id = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
49 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
50
51 return id;
52}
53#endif
54
Ian Campbell6efe3692014-05-05 11:52:26 +010055#ifdef CONFIG_DISPLAY_CPUINFO
56int print_cpuinfo(void)
57{
Ian Campbell8f32aaa2014-10-24 21:20:47 +010058#ifdef CONFIG_MACH_SUN4I
Hans de Goede3ab9c232014-06-09 11:36:57 +020059 puts("CPU: Allwinner A10 (SUN4I)\n");
Ian Campbell8f32aaa2014-10-24 21:20:47 +010060#elif defined CONFIG_MACH_SUN5I
Hans de Goede8c1c7822014-06-09 11:36:58 +020061 u32 val = readl(SUNXI_SID_BASE + 0x08);
62 switch ((val >> 12) & 0xf) {
63 case 0: puts("CPU: Allwinner A12 (SUN5I)\n"); break;
64 case 3: puts("CPU: Allwinner A13 (SUN5I)\n"); break;
65 case 7: puts("CPU: Allwinner A10s (SUN5I)\n"); break;
66 default: puts("CPU: Allwinner A1X (SUN5I)\n");
67 }
Ian Campbell8f32aaa2014-10-24 21:20:47 +010068#elif defined CONFIG_MACH_SUN6I
Hans de Goede07be6d62014-11-15 22:55:53 +010069 switch (sunxi_get_ss_bonding_id()) {
70 case SUNXI_SS_BOND_ID_A31:
71 puts("CPU: Allwinner A31 (SUN6I)\n");
72 break;
73 case SUNXI_SS_BOND_ID_A31S:
74 puts("CPU: Allwinner A31s (SUN6I)\n");
75 break;
76 default:
77 printf("CPU: Allwinner A31? (SUN6I, id: %d)\n",
78 sunxi_get_ss_bonding_id());
79 }
Ian Campbell8f32aaa2014-10-24 21:20:47 +010080#elif defined CONFIG_MACH_SUN7I
Ian Campbell6efe3692014-05-05 11:52:26 +010081 puts("CPU: Allwinner A20 (SUN7I)\n");
Hans de Goedef055ed62015-04-06 20:55:39 +020082#elif defined CONFIG_MACH_SUN8I_A23
Hans de Goedeb83d9332016-03-24 22:38:23 +010083 printf("CPU: Allwinner A23 (SUN8I %04x)\n", sunxi_get_sram_id());
Vishnu Patekar3702f142015-03-01 23:47:48 +053084#elif defined CONFIG_MACH_SUN8I_A33
Hans de Goedeb83d9332016-03-24 22:38:23 +010085 printf("CPU: Allwinner A33 (SUN8I %04x)\n", sunxi_get_sram_id());
86#elif defined CONFIG_MACH_SUN8I_A83T
87 printf("CPU: Allwinner A83T (SUN8I %04x)\n", sunxi_get_sram_id());
Jens Kuskef9770722015-11-17 15:12:58 +010088#elif defined CONFIG_MACH_SUN8I_H3
Hans de Goedeb83d9332016-03-24 22:38:23 +010089 printf("CPU: Allwinner H3 (SUN8I %04x)\n", sunxi_get_sram_id());
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080090#elif defined CONFIG_MACH_SUN8I_R40
91 printf("CPU: Allwinner R40 (SUN8I %04x)\n", sunxi_get_sram_id());
Icenowy Zheng52e61882017-04-08 15:30:12 +080092#elif defined CONFIG_MACH_SUN8I_V3S
93 printf("CPU: Allwinner V3s (SUN8I %04x)\n", sunxi_get_sram_id());
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010094#elif defined CONFIG_MACH_SUN9I
95 puts("CPU: Allwinner A80 (SUN9I)\n");
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020096#elif defined CONFIG_MACH_SUN50I
97 puts("CPU: Allwinner A64 (SUN50I)\n");
Andre Przywara5611a2d2017-02-16 01:20:28 +000098#elif defined CONFIG_MACH_SUN50I_H5
99 puts("CPU: Allwinner H5 (SUN50I)\n");
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800100#elif defined CONFIG_MACH_SUN50I_H6
101 puts("CPU: Allwinner H6 (SUN50I)\n");
Jernej Skrabece638e052021-01-11 21:11:46 +0100102#elif defined CONFIG_MACH_SUN50I_H616
103 puts("CPU: Allwinner H616 (SUN50I)\n");
Hans de Goede3ab9c232014-06-09 11:36:57 +0200104#else
105#warning Please update cpu_info.c with correct CPU information
106 puts("CPU: SUNXI Family\n");
107#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100108 return 0;
109}
110#endif
Hans de Goede11d70982014-11-26 00:04:24 +0100111
Icenowy Zheng1c40fed2016-12-20 02:03:36 +0800112#ifdef CONFIG_MACH_SUN8I_H3
113
114#define SIDC_PRCTL 0x40
115#define SIDC_RDKEY 0x60
116
117#define SIDC_OP_LOCK 0xAC
118
119uint32_t sun8i_efuse_read(uint32_t offset)
120{
121 uint32_t reg_val;
122
123 reg_val = readl(SUNXI_SIDC_BASE + SIDC_PRCTL);
124 reg_val &= ~(((0x1ff) << 16) | 0x3);
125 reg_val |= (offset << 16);
126 writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
127
128 reg_val &= ~(((0xff) << 8) | 0x3);
129 reg_val |= (SIDC_OP_LOCK << 8) | 0x2;
130 writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
131
132 while (readl(SUNXI_SIDC_BASE + SIDC_PRCTL) & 0x2);
133
134 reg_val &= ~(((0x1ff) << 16) | ((0xff) << 8) | 0x3);
135 writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
136
137 reg_val = readl(SUNXI_SIDC_BASE + SIDC_RDKEY);
138 return reg_val;
139}
140#endif
141
Hans de Goede11d70982014-11-26 00:04:24 +0100142int sunxi_get_sid(unsigned int *sid)
143{
Hans de Goede11d70982014-11-26 00:04:24 +0100144#ifdef CONFIG_AXP221_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200145 return axp_get_sid(sid);
Icenowy Zheng1c40fed2016-12-20 02:03:36 +0800146#elif defined CONFIG_MACH_SUN8I_H3
147 /*
148 * H3 SID controller has a bug, which makes the initial value of
149 * SUNXI_SID_BASE at boot wrong.
150 * Read the value directly from SID controller, in order to get
151 * the correct value, and also refresh the wrong value at
152 * SUNXI_SID_BASE.
153 */
154 int i;
155
156 for (i = 0; i< 4; i++)
157 sid[i] = sun8i_efuse_read(i * 4);
158
159 return 0;
Hans de Goede0d709142015-05-19 23:34:00 +0200160#elif defined SUNXI_SID_BASE
Hans de Goede11d70982014-11-26 00:04:24 +0100161 int i;
162
163 for (i = 0; i< 4; i++)
Alexander Grafee1d8252016-03-29 17:29:09 +0200164 sid[i] = readl((ulong)SUNXI_SID_BASE + 4 * i);
Hans de Goede11d70982014-11-26 00:04:24 +0100165
166 return 0;
Hans de Goede0d709142015-05-19 23:34:00 +0200167#else
168 return -ENODEV;
Hans de Goede11d70982014-11-26 00:04:24 +0100169#endif
170}