blob: 7640eabad13e2ad6138aa490520d749bc48f96b5 [file] [log] [blame]
Michal Simek04b7e622015-01-15 10:01:51 +01001/*
2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _ASM_ARCH_HARDWARE_H
9#define _ASM_ARCH_HARDWARE_H
10
11#define ZYNQ_SERIAL_BASEADDR0 0xFF000000
12#define ZYNQ_SERIAL_BASEADDR1 0xFF001000
13
Michal Simekc68918e2015-07-23 12:03:55 +020014#define ZYNQ_GEM_BASEADDR0 0xFF0B0000
15#define ZYNQ_GEM_BASEADDR1 0xFF0C0000
16#define ZYNQ_GEM_BASEADDR2 0xFF0D0000
17#define ZYNQ_GEM_BASEADDR3 0xFF0E0000
18
Siva Durga Prasad Paladugu32b7dba2015-04-15 11:48:48 +053019#define ZYNQ_SPI_BASEADDR0 0xFF040000
20#define ZYNQ_SPI_BASEADDR1 0xFF050000
21
Siva Durga Prasad Paladugu055792a2015-03-03 15:01:44 +053022#define ZYNQ_I2C_BASEADDR0 0xFF020000
23#define ZYNQ_I2C_BASEADDR1 0xFF030000
24
Michal Simek04b7e622015-01-15 10:01:51 +010025#define ZYNQ_SDHCI_BASEADDR0 0xFF160000
26#define ZYNQ_SDHCI_BASEADDR1 0xFF170000
27
Michal Simekb216cc12015-07-23 13:27:40 +020028#define ZYNQMP_SATA_BASEADDR 0xFD0C0000
29
Michal Simek04b7e622015-01-15 10:01:51 +010030#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
31#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
32
33struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020034 u32 reserved0[36];
35 u32 cpu_r5_ctrl; /* 0x90 */
36 u32 reserved1[37];
Michal Simek04b7e622015-01-15 10:01:51 +010037 u32 timestamp_ref_ctrl; /* 0x128 */
Michal Simek58f865f2015-04-15 13:36:40 +020038 u32 reserved2[53];
Michal Simek04b7e622015-01-15 10:01:51 +010039 u32 boot_mode; /* 0x200 */
Michal Simek58f865f2015-04-15 13:36:40 +020040 u32 reserved3[14];
41 u32 rst_lpd_top; /* 0x23C */
42 u32 reserved4[26];
Michal Simek04b7e622015-01-15 10:01:51 +010043};
44
45#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
46
47#define ZYNQMP_IOU_SCNTR 0xFF250000
48#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
49#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
50
51struct iou_scntr {
52 u32 counter_control_register;
53 u32 reserved0[7];
54 u32 base_frequency_id_register;
55};
56
57#define iou_scntr ((struct iou_scntr *)ZYNQMP_IOU_SCNTR)
58
59/* Bootmode setting values */
60#define BOOT_MODES_MASK 0x0000000F
Michal Simek02d66cd2015-04-15 15:02:28 +020061#define SD_MODE 0x00000003
62#define EMMC_MODE 0x00000006
Michal Simek04b7e622015-01-15 10:01:51 +010063#define JTAG_MODE 0x00000000
64
Michal Simekf2e373f2015-07-22 09:27:11 +020065#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
66
67struct iou_slcr_regs {
68 u32 mio_pin[78];
69 u32 reserved[442];
70};
71
72#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
73
Michal Simek58f865f2015-04-15 13:36:40 +020074#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
75
76struct rpu_regs {
77 u32 rpu_glbl_ctrl;
78 u32 reserved0[63];
79 u32 rpu0_cfg; /* 0x100 */
80 u32 reserved1[63];
81 u32 rpu1_cfg; /* 0x200 */
82};
83
84#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
85
86#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
87
88struct crfapb_regs {
89 u32 reserved0[65];
90 u32 rst_fpd_apu; /* 0x104 */
91 u32 reserved1;
92};
93
94#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
95
96#define ZYNQMP_APU_BASEADDR 0xFD5C0000
97
98struct apu_regs {
99 u32 reserved0[16];
100 u32 rvbar_addr0_l; /* 0x40 */
101 u32 rvbar_addr0_h; /* 0x44 */
102 u32 reserved1[20];
103};
104
105#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
106
Michal Simek04b7e622015-01-15 10:01:51 +0100107/* Board version value */
108#define ZYNQMP_CSU_VERSION_SILICON 0x0
109#define ZYNQMP_CSU_VERSION_EP108 0x1
Michal Simek0ca55572015-04-15 14:59:19 +0200110#define ZYNQMP_CSU_VERSION_VELOCE 0x2
Michal Simek04b7e622015-01-15 10:01:51 +0100111#define ZYNQMP_CSU_VERSION_QEMU 0x3
112
113#endif /* _ASM_ARCH_HARDWARE_H */