blob: 672baf9f40a931f1b84ee02a18ccf0d87dc36ed8 [file] [log] [blame]
wdenk214ec6b2001-10-08 19:18:17 +00001/*----------------------------------------------------------------------------+
2|
wdenk5256def2003-09-18 10:45:21 +00003| This source code has been made available to you by IBM on an AS-IS
4| basis. Anyone receiving this source is licensed under IBM
5| copyrights to use it in any way he or she deems fit, including
6| copying it, modifying it, compiling it, and redistributing it either
7| with or without modifications. No license under IBM patents or
8| patent applications is to be implied by the copyright license.
wdenk214ec6b2001-10-08 19:18:17 +00009|
wdenk5256def2003-09-18 10:45:21 +000010| Any user of this software should understand that IBM cannot provide
11| technical support for this software and will not be responsible for
12| any consequences resulting from the use of this software.
wdenk214ec6b2001-10-08 19:18:17 +000013|
wdenk5256def2003-09-18 10:45:21 +000014| Any person who transfers this source code or any derivative work
15| must include the IBM copyright notice, this paragraph, and the
16| preceding two paragraphs in the transferred software.
wdenk214ec6b2001-10-08 19:18:17 +000017|
wdenk5256def2003-09-18 10:45:21 +000018| COPYRIGHT I B M CORPORATION 1999
19| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
wdenk214ec6b2001-10-08 19:18:17 +000020+----------------------------------------------------------------------------*/
21/*----------------------------------------------------------------------------+
22|
wdenk5256def2003-09-18 10:45:21 +000023| File Name: miiphy.h
wdenk214ec6b2001-10-08 19:18:17 +000024|
wdenk5256def2003-09-18 10:45:21 +000025| Function: Include file defining PHY registers.
wdenk214ec6b2001-10-08 19:18:17 +000026|
wdenk5256def2003-09-18 10:45:21 +000027| Author: Mark Wisner
wdenk214ec6b2001-10-08 19:18:17 +000028|
29| Change Activity-
30|
wdenk5256def2003-09-18 10:45:21 +000031| Date Description of Change BY
32| --------- --------------------- ---
33| 04-May-99 Created MKW
34| 07-Jul-99 Added full duplex support MKW
35| 08-Sep-01 Tweaks gvb
wdenk214ec6b2001-10-08 19:18:17 +000036|
37+----------------------------------------------------------------------------*/
38#ifndef _miiphy_h_
39#define _miiphy_h_
40
41
42int miiphy_read(unsigned char addr, unsigned char reg, unsigned short * value);
43int miiphy_write(unsigned char addr, unsigned char reg, unsigned short value);
44int miiphy_info(unsigned char addr, unsigned int *oui, unsigned char *model,
wdenk57b2d802003-06-27 21:31:46 +000045 unsigned char *rev);
wdenk214ec6b2001-10-08 19:18:17 +000046int miiphy_reset(unsigned char addr);
47int miiphy_speed(unsigned char addr);
48int miiphy_duplex(unsigned char addr);
wdenk49c3f672003-10-08 22:33:00 +000049#ifdef CFG_FAULT_ECHO_LINK_DOWN
50int miiphy_link(unsigned char addr);
51#endif
wdenk214ec6b2001-10-08 19:18:17 +000052
53
54/* phy seed setup */
wdenk5256def2003-09-18 10:45:21 +000055#define AUTO 99
56#define _100BASET 100
57#define _10BASET 10
58#define HALF 22
59#define FULL 44
wdenk214ec6b2001-10-08 19:18:17 +000060
61/* phy register offsets */
wdenk5256def2003-09-18 10:45:21 +000062#define PHY_BMCR 0x00
wdenk214ec6b2001-10-08 19:18:17 +000063#define PHY_BMSR 0x01
wdenk5256def2003-09-18 10:45:21 +000064#define PHY_PHYIDR1 0x02
65#define PHY_PHYIDR2 0x03
wdenk214ec6b2001-10-08 19:18:17 +000066#define PHY_ANAR 0x04
wdenk5256def2003-09-18 10:45:21 +000067#define PHY_ANLPAR 0x05
wdenk214ec6b2001-10-08 19:18:17 +000068#define PHY_ANER 0x06
wdenk5256def2003-09-18 10:45:21 +000069#define PHY_ANNPTR 0x07
70#define PHY_PHYSTS 0x10
71#define PHY_MIPSCR 0x11
72#define PHY_MIPGSR 0x12
73#define PHY_DCR 0x13
wdenk214ec6b2001-10-08 19:18:17 +000074#define PHY_FCSCR 0x14
75#define PHY_RECR 0x15
76#define PHY_PCSR 0x16
wdenk5256def2003-09-18 10:45:21 +000077#define PHY_LBR 0x17
78#define PHY_10BTSCR 0x18
79#define PHY_PHYCTRL 0x19
wdenk214ec6b2001-10-08 19:18:17 +000080
81/* PHY BMCR */
wdenk5256def2003-09-18 10:45:21 +000082#define PHY_BMCR_RESET 0x8000
83#define PHY_BMCR_LOOP 0x4000
wdenk214ec6b2001-10-08 19:18:17 +000084#define PHY_BMCR_100MB 0x2000
85#define PHY_BMCR_AUTON 0x1000
86#define PHY_BMCR_POWD 0x0800
87#define PHY_BMCR_ISO 0x0400
88#define PHY_BMCR_RST_NEG 0x0200
89#define PHY_BMCR_DPLX 0x0100
90#define PHY_BMCR_COL_TST 0x0080
91
92/* phy BMSR */
93#define PHY_BMSR_100T4 0x8000
94#define PHY_BMSR_100TXF 0x4000
95#define PHY_BMSR_100TXH 0x2000
96#define PHY_BMSR_10TF 0x1000
97#define PHY_BMSR_10TH 0x0800
98#define PHY_BMSR_PRE_SUP 0x0040
99#define PHY_BMSR_AUTN_COMP 0x0020
100#define PHY_BMSR_RF 0x0010
101#define PHY_BMSR_AUTN_ABLE 0x0008
102#define PHY_BMSR_LS 0x0004
103#define PHY_BMSR_JD 0x0002
104#define PHY_BMSR_EXT 0x0001
105
106/*phy ANLPAR */
107#define PHY_ANLPAR_NP 0x8000
108#define PHY_ANLPAR_ACK 0x4000
wdenk5256def2003-09-18 10:45:21 +0000109#define PHY_ANLPAR_RF 0x2000
110#define PHY_ANLPAR_T4 0x0200
111#define PHY_ANLPAR_TXFD 0x0100
112#define PHY_ANLPAR_TX 0x0080
wdenk214ec6b2001-10-08 19:18:17 +0000113#define PHY_ANLPAR_10FD 0x0040
wdenk5256def2003-09-18 10:45:21 +0000114#define PHY_ANLPAR_10 0x0020
115#define PHY_ANLPAR_100 0x0380 /* we can run at 100 */
wdenk214ec6b2001-10-08 19:18:17 +0000116#endif