blob: 48056a3a16344a9ec6e000da0270adda4adcfc6f [file] [log] [blame]
Heiko Schocherdc5f4e42007-02-16 07:57:42 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33#define CONFIG_MPC5200 1 /* especially an MPC5200 */
34#define CONFIG_JUPITER 1 /* ... on Jupiter board */
35
36#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
37
38#define CONFIG_BOARD_EARLY_INIT_R 1
39#define CONFIG_BOARD_EARLY_INIT_F 1
40
41#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
42#define BOOTFLAG_WARM 0x02 /* Software reboot */
43
44#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
45#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
46# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
47#endif
48
49/*
50 * Serial console configuration
51 */
52#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
53#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
54#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
55
56/*
57 * PCI Mapping:
58 * 0x40000000 - 0x4fffffff - PCI Memory
59 * 0x50000000 - 0x50ffffff - PCI IO Space
60 */
Wolfgang Denk2f7f2d92007-03-08 21:49:27 +010061/*#define CONFIG_PCI */
Heiko Schocherdc5f4e42007-02-16 07:57:42 +010062
63#if defined(CONFIG_PCI)
64#define CONFIG_PCI_PNP 1
65#define CONFIG_PCI_SCAN_SHOW 1
66
67#define CONFIG_PCI_MEM_BUS 0x40000000
68#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
69#define CONFIG_PCI_MEM_SIZE 0x10000000
70
71#define CONFIG_PCI_IO_BUS 0x50000000
72#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
73#define CONFIG_PCI_IO_SIZE 0x01000000
74#define ADD_PCI_CMD CFG_CMD_PCI
75#endif
76
77#define CFG_XLB_PIPELINING 1
78
79#define CONFIG_NET_MULTI 1
80#define CONFIG_MII 1
81#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
82
83/* Partitions */
84#define CONFIG_MAC_PARTITION
85#define CONFIG_DOS_PARTITION
86#define CONFIG_ISO_PARTITION
87
88#define CONFIG_TIMESTAMP /* Print image info with timestamp */
89
90/*
91 * Supported commands
92 */
93#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
94 CFG_CMD_NFS | \
95 CFG_CMD_SNTP)
96
97/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
98#include <cmd_confdefs.h>
99
100/*
101 * Autobooting
102 */
103#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
104
105#define CONFIG_PREBOOT "echo;" \
106 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
107 "echo"
108
109#undef CONFIG_BOOTARGS
110
111#define CONFIG_EXTRA_ENV_SETTINGS \
112 "netdev=eth0\0" \
113 "nfsargs=setenv bootargs root=/dev/nfs rw " \
114 "nfsroot=${serverip}:${rootpath}\0" \
115 "ramargs=setenv bootargs root=/dev/ram rw\0" \
116 "addip=setenv bootargs ${bootargs} " \
117 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
118 ":${hostname}:${netdev}:off panic=1\0" \
119 "flash_nfs=run nfsargs addip;" \
120 "bootm ${kernel_addr}\0" \
121 "flash_self=run ramargs addip;" \
122 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
123 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
124 "rootpath=/opt/eldk/ppc_82xx\0" \
125 "bootfile=/tftpboot/jupiter/uImage\0" \
126 ""
127
128#define CONFIG_BOOTCOMMAND "run flash_self"
129
130/*
131 * IPB Bus clocking configuration.
132 */
133#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
134
135#if 0
136/* pass open firmware flat tree */
137#define CONFIG_OF_FLAT_TREE 1
138#define CONFIG_OF_BOARD_SETUP 1
139
140/* maximum size of the flat tree (8K) */
141#define OF_FLAT_TREE_MAX_SIZE 8192
142
143#define OF_CPU "PowerPC,5200@0"
144#define OF_SOC "soc5200@f0000000"
145#define OF_TBCLK (bd->bi_busfreq / 8)
146#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
147#endif
148
149#if 0
150/*
151 * I2C configuration
152 */
153#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
154#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
155
156#define CFG_I2C_SPEED 100000 /* 100 kHz */
157#define CFG_I2C_SLAVE 0x7F
158
159/*
160 * EEPROM configuration
161 */
162#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
163#define CFG_I2C_EEPROM_ADDR_LEN 1
164#define CFG_EEPROM_PAGE_WRITE_BITS 3
165#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
166#endif
167
168/*
169 * Flash configuration
170 */
171#define CFG_FLASH_BASE 0xFF000000
172#define CFG_FLASH_SIZE 0x01000000
173
174#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
175
176#define CFG_ENV_ADDR (TEXT_BASE + 0x40000) /* third sector */
177
178#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
179#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
180
181#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
182
183#define CFG_FLASH_CFI_DRIVER
184#define CFG_FLASH_CFI
185#define CFG_FLASH_EMPTY_INFO
186#define CFG_FLASH_CFI_WIDTH FLASH_CFI_8BIT
187#define CFG_UPDATE_FLASH_SIZE 1
188#define CFG_FLASH_USE_BUFFER_WRITE 1
189
190/*
191 * Environment settings
192 */
193#define CFG_ENV_IS_IN_FLASH 1
194#define CFG_ENV_SIZE 0x20000
195#define CFG_ENV_SECT_SIZE 0x20000
196#define CONFIG_ENV_OVERWRITE 1
197
198/*
199 * Memory map
200 */
201#define CFG_MBAR 0xF0000000
202#define CFG_SDRAM_BASE 0x00000000
203#define CFG_DEFAULT_MBAR 0x80000000
204
205/* Use SRAM until RAM will be available */
206#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
207#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
208
209
210#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
211#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
212#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
213
214#define CFG_MONITOR_BASE TEXT_BASE
215#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
216# define CFG_RAMBOOT 1
217#endif
218
219#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
220#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
221#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
222
223/*
224 * Ethernet configuration
225 */
226#define CONFIG_MPC5xxx_FEC 1
227/*
228 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
229 */
230/* #define CONFIG_FEC_10MBIT 1 */
231#define CONFIG_PHY_ADDR 0x00
232
233/*
234 * GPIO configuration
235 */
236#define CFG_GPS_PORT_CONFIG 0x10000004
237
238/*
239 * Miscellaneous configurable options
240 */
241#define CFG_LONGHELP /* undef to save memory */
242#define CFG_PROMPT "=> " /* Monitor Command Prompt */
243#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
244#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
245#else
246#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
247#endif
248#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
249#define CFG_MAXARGS 16 /* max number of command args */
250#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
251
252#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
253#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
254#define CFG_ALT_MEMTEST 1
255
256#define CFG_LOAD_ADDR 0x200000 /* default load address */
257
258#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
259
260/*
261 * Various low-level settings
262 */
263#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
264#define CFG_HID0_FINAL HID0_ICE
265
266#define CFG_BOOTCS_START CFG_FLASH_BASE
267#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
268#define CFG_BOOTCS_CFG 0x00047801
269#define CFG_CS0_START CFG_FLASH_BASE
270#define CFG_CS0_SIZE CFG_FLASH_SIZE
271
272#define CFG_CS_BURST 0x00000000
273#define CFG_CS_DEADCYCLE 0x33333333
274
275#define CFG_RESET_ADDRESS 0xff000000
276
277#endif /* __CONFIG_H */