blob: 0a185d676bf80e91cd55d837c65cb5a19d1e1981 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kever Yang52ead2f2016-08-12 17:58:12 +08002/*
3 * Copyright (c) 2016 Rockchip Electronics Co., Ltd
Kever Yang52ead2f2016-08-12 17:58:12 +08004 */
Kever Yang1f145142019-07-09 21:58:44 +08005#include <asm/armv7.h>
Kever Yang52ead2f2016-08-12 17:58:12 +08006#include <asm/io.h>
Kever Yang9fbe17c2019-03-28 11:01:23 +08007#include <asm/arch-rockchip/hardware.h>
Kever Yang655f2a72019-03-29 09:09:03 +08008#include <asm/arch-rockchip/grf_rk3288.h>
Kever Yang66dd5942019-07-22 19:59:26 +08009#include <asm/arch-rockchip/pmu_rk3288.h>
10#include <asm/arch-rockchip/sdram_common.h>
11
12DECLARE_GLOBAL_DATA_PTR;
Kever Yang52ead2f2016-08-12 17:58:12 +080013
Kever Yang655f2a72019-03-29 09:09:03 +080014#define GRF_BASE 0xff770000
Kever Yang52ead2f2016-08-12 17:58:12 +080015
Kever Yang1f145142019-07-09 21:58:44 +080016#ifdef CONFIG_SPL_BUILD
17static void configure_l2ctlr(void)
18{
19 u32 l2ctlr;
20
21 l2ctlr = read_l2ctlr();
22 l2ctlr &= 0xfffc0000; /* clear bit0~bit17 */
23
24 /*
25 * Data RAM write latency: 2 cycles
26 * Data RAM read latency: 2 cycles
27 * Data RAM setup latency: 1 cycle
28 * Tag RAM write latency: 1 cycle
29 * Tag RAM read latency: 1 cycle
30 * Tag RAM setup latency: 1 cycle
31 */
32 l2ctlr |= (1 << 3 | 1 << 0);
33 write_l2ctlr(l2ctlr);
34}
35#endif
36
Kever Yang52ead2f2016-08-12 17:58:12 +080037int arch_cpu_init(void)
38{
Kever Yanga3eff932019-07-09 21:58:43 +080039#ifdef CONFIG_SPL_BUILD
40 configure_l2ctlr();
41#else
Kever Yang52ead2f2016-08-12 17:58:12 +080042 /* We do some SoC one time setting here. */
Kever Yang655f2a72019-03-29 09:09:03 +080043 struct rk3288_grf * const grf = (void *)GRF_BASE;
Kever Yang52ead2f2016-08-12 17:58:12 +080044
45 /* Use rkpwm by default */
Kever Yang655f2a72019-03-29 09:09:03 +080046 rk_setreg(&grf->soc_con2, 1 << 0);
Kever Yanga3eff932019-07-09 21:58:43 +080047#endif
Kever Yang52ead2f2016-08-12 17:58:12 +080048
49 return 0;
50}
Kever Yangabfed9b2019-03-29 09:09:04 +080051
52#ifdef CONFIG_DEBUG_UART_BOARD_INIT
53void board_debug_uart_init(void)
54{
55 /* Enable early UART on the RK3288 */
56 struct rk3288_grf * const grf = (void *)GRF_BASE;
57
58 rk_clrsetreg(&grf->gpio7ch_iomux, GPIO7C7_MASK << GPIO7C7_SHIFT |
59 GPIO7C6_MASK << GPIO7C6_SHIFT,
60 GPIO7C7_UART2DBG_SOUT << GPIO7C7_SHIFT |
61 GPIO7C6_UART2DBG_SIN << GPIO7C6_SHIFT);
62}
63#endif
Kever Yang66dd5942019-07-22 19:59:26 +080064
65#ifdef CONFIG_SPL_OS_BOOT
66
67#define PMU_BASE 0xff730000
68int dram_init_banksize(void)
69{
70 struct rk3288_pmu *const pmu = (void *)PMU_BASE;
71 size_t size = rockchip_sdram_size((phys_addr_t)&pmu->sys_reg[2]);
72
73 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
74 gd->bd->bi_dram[0].size = size;
75
76 return 0;
77}
78#endif