blob: f855f3a81c3df72e0f6cbd6dca8f844f08d419bc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ying Zhang28027d72013-09-06 17:30:56 +08002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Ying Zhang28027d72013-09-06 17:30:56 +08004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glassa73bda42015-11-08 23:47:45 -07008#include <console.h>
Simon Glass79fd2142019-08-01 09:46:43 -06009#include <env.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060010#include <env_internal.h>
Simon Glass284f71b2019-12-28 10:44:45 -070011#include <init.h>
Ying Zhang28027d72013-09-06 17:30:56 +080012#include <ns16550.h>
13#include <malloc.h>
14#include <mmc.h>
15#include <nand.h>
16#include <i2c.h>
17#include <fsl_esdhc.h>
Ying Zhangf74fd4e2013-09-06 17:30:57 +080018#include <spi_flash.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060019#include <asm/global_data.h>
Simon Glassdd8e2242016-09-24 18:20:10 -060020#include "../common/spl.h"
Ying Zhang28027d72013-09-06 17:30:56 +080021
22DECLARE_GLOBAL_DATA_PTR;
23
York Sun863e8d82014-02-11 11:57:26 -080024phys_size_t get_effective_memsize(void)
Ying Zhang28027d72013-09-06 17:30:56 +080025{
26 return CONFIG_SYS_L2_SIZE;
27}
28
29void board_init_f(ulong bootflag)
30{
31 u32 plat_ratio, bus_clk;
32 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
33
34 console_init_f();
35
36 /* Set pmuxcr to allow both i2c1 and i2c2 */
37 setbits_be32(&gur->pmuxcr, in_be32(&gur->pmuxcr) | 0x1000);
38 setbits_be32(&gur->pmuxcr,
39 in_be32(&gur->pmuxcr) | MPC85xx_PMUXCR_SD_DATA);
40
41 /* Read back the register to synchronize the write. */
42 in_be32(&gur->pmuxcr);
43
Ying Zhangf74fd4e2013-09-06 17:30:57 +080044#ifdef CONFIG_SPL_SPI_BOOT
45 clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SD_DATA);
46#endif
47
Ying Zhang28027d72013-09-06 17:30:56 +080048 /* initialize selected port with appropriate baud rate */
49 plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
50 plat_ratio >>= 1;
Tom Rini8c70baa2021-12-14 13:36:40 -050051 bus_clk = get_board_sys_clk() * plat_ratio;
Ying Zhang28027d72013-09-06 17:30:56 +080052 gd->bus_clk = bus_clk;
53
Simon Glass2b923982020-12-22 19:30:19 -070054 ns16550_init((struct ns16550 *)CONFIG_SYS_NS16550_COM1,
Ying Zhang28027d72013-09-06 17:30:56 +080055 bus_clk / 16 / CONFIG_BAUDRATE);
56#ifdef CONFIG_SPL_MMC_BOOT
57 puts("\nSD boot...\n");
Ying Zhangf74fd4e2013-09-06 17:30:57 +080058#elif defined(CONFIG_SPL_SPI_BOOT)
59 puts("\nSPI Flash boot...\n");
Ying Zhang28027d72013-09-06 17:30:56 +080060#endif
61
62 /* copy code to RAM and jump to it - this should not return */
63 /* NOTE - code has to be copied out of NAND buffer before
64 * other blocks can be read.
65 */
66 relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
67}
68
69void board_init_r(gd_t *gd, ulong dest_addr)
70{
71 /* Pointer is writable since we allocated a register for it */
72 gd = (gd_t *)CONFIG_SPL_GD_ADDR;
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090073 struct bd_info *bd;
Ying Zhang28027d72013-09-06 17:30:56 +080074
75 memset(gd, 0, sizeof(gd_t));
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090076 bd = (struct bd_info *)(CONFIG_SPL_GD_ADDR + sizeof(gd_t));
77 memset(bd, 0, sizeof(struct bd_info));
Ying Zhang28027d72013-09-06 17:30:56 +080078 gd->bd = bd;
Ying Zhang28027d72013-09-06 17:30:56 +080079
Simon Glass302445a2017-01-23 13:31:22 -070080 arch_cpu_init();
Ying Zhang28027d72013-09-06 17:30:56 +080081 get_clocks();
82 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
83 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -040084 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Ying Zhang28027d72013-09-06 17:30:56 +080085
Ying Zhangb8b404d2013-09-06 17:30:58 +080086#ifndef CONFIG_SPL_NAND_BOOT
Ying Zhang28027d72013-09-06 17:30:56 +080087 env_init();
Ying Zhangb8b404d2013-09-06 17:30:58 +080088#endif
Ying Zhang28027d72013-09-06 17:30:56 +080089#ifdef CONFIG_SPL_MMC_BOOT
90 mmc_initialize(bd);
91#endif
92 /* relocate environment function pointers etc. */
Ying Zhangb8b404d2013-09-06 17:30:58 +080093#ifdef CONFIG_SPL_NAND_BOOT
94 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -050095 (uchar *)SPL_ENV_ADDR);
96 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -060097 gd->env_valid = ENV_VALID;
Ying Zhangb8b404d2013-09-06 17:30:58 +080098#else
Ying Zhang28027d72013-09-06 17:30:56 +080099 env_relocate();
Ying Zhangb8b404d2013-09-06 17:30:58 +0800100#endif
Ying Zhang28027d72013-09-06 17:30:56 +0800101
Tom Rini52b2e262021-08-18 23:12:24 -0400102#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Ying Zhang28027d72013-09-06 17:30:56 +0800103 i2c_init_all();
104#else
105 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
106#endif
107
Simon Glassd35f3382017-04-06 12:47:05 -0600108 dram_init();
Ying Zhangb8b404d2013-09-06 17:30:58 +0800109#ifdef CONFIG_SPL_NAND_BOOT
110 puts("Tertiary program loader running in sram...");
111#else
Ying Zhang28027d72013-09-06 17:30:56 +0800112 puts("Second program loader running in sram...\n");
Ying Zhangb8b404d2013-09-06 17:30:58 +0800113#endif
Ying Zhang28027d72013-09-06 17:30:56 +0800114
115#ifdef CONFIG_SPL_MMC_BOOT
116 mmc_boot();
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800117#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600118 fsl_spi_boot();
Ying Zhangb8b404d2013-09-06 17:30:58 +0800119#elif defined(CONFIG_SPL_NAND_BOOT)
120 nand_boot();
Ying Zhang28027d72013-09-06 17:30:56 +0800121#endif
122}