blob: 3f2be72b830240fee20b8745dc5f29aec9fae57e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Alison Wange2830532013-05-27 22:55:45 +00002/*
Vabhav Sharmaa8f78c62019-01-31 12:08:10 +00003 * Copyright 2019 NXP
Alison Wange2830532013-05-27 22:55:45 +00004 * Copyright 2013 Freescale Semiconductor, Inc.
Alison Wange2830532013-05-27 22:55:45 +00005 */
6
Tom Riniabb9a042024-05-18 20:20:43 -06007#include <common.h>
Tom Rini8c70baa2021-12-14 13:36:40 -05008#include <clock_legacy.h>
Peng Fan68e45632018-10-19 00:26:23 +02009#include <clk.h>
Bin Meng8a70d6d2016-01-13 19:39:04 -080010#include <dm.h>
Peng Fan836a6cc2017-02-22 16:21:51 +080011#include <fsl_lpuart.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Alison Wange2830532013-05-27 22:55:45 +000013#include <watchdog.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Alison Wange2830532013-05-27 22:55:45 +000015#include <asm/io.h>
16#include <serial.h>
Simon Glass9bc15642020-02-03 07:36:16 -070017#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060018#include <linux/bitops.h>
Alison Wange2830532013-05-27 22:55:45 +000019#include <linux/compiler.h>
20#include <asm/arch/imx-regs.h>
21#include <asm/arch/clock.h>
22
Bin Menga8cc1722016-01-13 19:39:01 -080023#define US1_TDRE (1 << 7)
24#define US1_RDRF (1 << 5)
25#define US1_OR (1 << 3)
26#define UC2_TE (1 << 3)
27#define UC2_RE (1 << 2)
28#define CFIFO_TXFLUSH (1 << 7)
29#define CFIFO_RXFLUSH (1 << 6)
30#define SFIFO_RXOF (1 << 2)
31#define SFIFO_RXUF (1 << 0)
Alison Wange2830532013-05-27 22:55:45 +000032
Jingchang Lu4a7154e2014-09-05 13:52:47 +080033#define STAT_LBKDIF (1 << 31)
34#define STAT_RXEDGIF (1 << 30)
35#define STAT_TDRE (1 << 23)
36#define STAT_RDRF (1 << 21)
37#define STAT_IDLE (1 << 20)
38#define STAT_OR (1 << 19)
39#define STAT_NF (1 << 18)
40#define STAT_FE (1 << 17)
41#define STAT_PF (1 << 16)
42#define STAT_MA1F (1 << 15)
43#define STAT_MA2F (1 << 14)
44#define STAT_FLAGS (STAT_LBKDIF | STAT_RXEDGIF | STAT_IDLE | STAT_OR | \
Bin Menga8cc1722016-01-13 19:39:01 -080045 STAT_NF | STAT_FE | STAT_PF | STAT_MA1F | STAT_MA2F)
Jingchang Lu4a7154e2014-09-05 13:52:47 +080046
47#define CTRL_TE (1 << 19)
48#define CTRL_RE (1 << 18)
49
Ye Lia2aedcb2018-10-18 14:28:32 +020050#define FIFO_RXFLUSH BIT(14)
51#define FIFO_TXFLUSH BIT(15)
52#define FIFO_TXSIZE_MASK 0x70
53#define FIFO_TXSIZE_OFF 4
54#define FIFO_RXSIZE_MASK 0x7
55#define FIFO_RXSIZE_OFF 0
Jingchang Lu4a7154e2014-09-05 13:52:47 +080056#define FIFO_TXFE 0x80
Giulio Benetti5eaa97e2020-01-10 15:51:43 +010057#if defined(CONFIG_ARCH_IMX8) || defined(CONFIG_ARCH_IMXRT)
Peng Fanb7f9ea92018-10-18 14:28:31 +020058#define FIFO_RXFE 0x08
59#else
Jingchang Lu4a7154e2014-09-05 13:52:47 +080060#define FIFO_RXFE 0x40
Peng Fanb7f9ea92018-10-18 14:28:31 +020061#endif
Jingchang Lu4a7154e2014-09-05 13:52:47 +080062
Ye Lia2aedcb2018-10-18 14:28:32 +020063#define WATER_TXWATER_OFF 0
Jingchang Lu4a7154e2014-09-05 13:52:47 +080064#define WATER_RXWATER_OFF 16
65
Alison Wange2830532013-05-27 22:55:45 +000066DECLARE_GLOBAL_DATA_PTR;
67
Peng Fan836a6cc2017-02-22 16:21:51 +080068#define LPUART_FLAG_REGMAP_32BIT_REG BIT(0)
69#define LPUART_FLAG_REGMAP_ENDIAN_BIG BIT(1)
70
Peng Fandac2c942017-02-22 16:21:52 +080071enum lpuart_devtype {
72 DEV_VF610 = 1,
73 DEV_LS1021A,
Peng Fanb7f9ea92018-10-18 14:28:31 +020074 DEV_MX7ULP,
Giulio Benetti5eaa97e2020-01-10 15:51:43 +010075 DEV_IMX8,
76 DEV_IMXRT,
Peng Fandac2c942017-02-22 16:21:52 +080077};
78
Simon Glassb75b15b2020-12-03 16:55:23 -070079struct lpuart_serial_plat {
Peng Fan836a6cc2017-02-22 16:21:51 +080080 void *reg;
Peng Fandac2c942017-02-22 16:21:52 +080081 enum lpuart_devtype devtype;
Peng Fan836a6cc2017-02-22 16:21:51 +080082 ulong flags;
Bin Meng8a70d6d2016-01-13 19:39:04 -080083};
84
Peng Fan836a6cc2017-02-22 16:21:51 +080085static void lpuart_read32(u32 flags, u32 *addr, u32 *val)
86{
87 if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
88 if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
89 *(u32 *)val = in_be32(addr);
90 else
91 *(u32 *)val = in_le32(addr);
92 }
93}
94
95static void lpuart_write32(u32 flags, u32 *addr, u32 val)
96{
97 if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
98 if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
99 out_be32(addr, val);
100 else
101 out_le32(addr, val);
102 }
103}
104
105
Peng Fan836a6cc2017-02-22 16:21:51 +0800106u32 __weak get_lpuart_clk(void)
Alison Wange2830532013-05-27 22:55:45 +0000107{
Tom Rini8c70baa2021-12-14 13:36:40 -0500108 return get_board_sys_clk();
Peng Fan836a6cc2017-02-22 16:21:51 +0800109}
110
Ye Li86cf6992019-07-11 03:33:34 +0000111#if CONFIG_IS_ENABLED(CLK)
Peng Faneec6f382024-04-12 22:24:52 +0800112static int get_lpuart_clk_rate(struct udevice *dev, u32 *clk_rate)
Peng Fan68e45632018-10-19 00:26:23 +0200113{
Peng Faneec6f382024-04-12 22:24:52 +0800114 struct lpuart_serial_plat *plat = dev_get_plat(dev);
115 struct clk clk;
Peng Fan68e45632018-10-19 00:26:23 +0200116 ulong rate;
117 int ret;
Peng Faneec6f382024-04-12 22:24:52 +0800118 char *name;
Peng Fan68e45632018-10-19 00:26:23 +0200119
Peng Faneec6f382024-04-12 22:24:52 +0800120 if (plat->devtype == DEV_MX7ULP)
121 name = "ipg";
122 else
123 name = "per";
124
125 ret = clk_get_by_name(dev, name, &clk);
Peng Fan68e45632018-10-19 00:26:23 +0200126 if (ret) {
Peng Faneec6f382024-04-12 22:24:52 +0800127 dev_err(dev, "Failed to get clk: %d\n", ret);
Peng Fan68e45632018-10-19 00:26:23 +0200128 return ret;
129 }
130
Peng Faneec6f382024-04-12 22:24:52 +0800131 rate = clk_get_rate(&clk);
Peng Fan68e45632018-10-19 00:26:23 +0200132 if ((long)rate <= 0) {
Peng Faneec6f382024-04-12 22:24:52 +0800133 dev_err(dev, "Failed to get clk rate: %ld\n", (long)rate);
Peng Fan68e45632018-10-19 00:26:23 +0200134 return ret;
135 }
Peng Faneec6f382024-04-12 22:24:52 +0800136 *clk_rate = rate;
Peng Fan68e45632018-10-19 00:26:23 +0200137 return 0;
138}
139#else
Peng Faneec6f382024-04-12 22:24:52 +0800140static inline int get_lpuart_clk_rate(struct udevice *dev, u32 *clk_rate)
Peng Fan68e45632018-10-19 00:26:23 +0200141{ return -ENOSYS; }
142#endif
143
Peng Fan836a6cc2017-02-22 16:21:51 +0800144static bool is_lpuart32(struct udevice *dev)
145{
Simon Glass95588622020-12-22 19:30:28 -0700146 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fan836a6cc2017-02-22 16:21:51 +0800147
148 return plat->flags & LPUART_FLAG_REGMAP_32BIT_REG;
149}
150
Peng Fan68e45632018-10-19 00:26:23 +0200151static void _lpuart_serial_setbrg(struct udevice *dev,
Peng Fan836a6cc2017-02-22 16:21:51 +0800152 int baudrate)
153{
Simon Glassb75b15b2020-12-03 16:55:23 -0700154 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fan836a6cc2017-02-22 16:21:51 +0800155 struct lpuart_fsl *base = plat->reg;
Peng Fan68e45632018-10-19 00:26:23 +0200156 u32 clk;
Alison Wange2830532013-05-27 22:55:45 +0000157 u16 sbr;
Peng Fan68e45632018-10-19 00:26:23 +0200158 int ret;
159
Ye Li86cf6992019-07-11 03:33:34 +0000160 if (CONFIG_IS_ENABLED(CLK)) {
Peng Fan68e45632018-10-19 00:26:23 +0200161 ret = get_lpuart_clk_rate(dev, &clk);
162 if (ret)
163 return;
164 } else {
165 clk = get_lpuart_clk();
166 }
Alison Wange2830532013-05-27 22:55:45 +0000167
Bin Meng6338fbd2016-01-13 19:39:03 -0800168 sbr = (u16)(clk / (16 * baudrate));
Alison Wange2830532013-05-27 22:55:45 +0000169
Bin Menga8cc1722016-01-13 19:39:01 -0800170 /* place adjustment later - n/32 BRFA */
Alison Wange2830532013-05-27 22:55:45 +0000171 __raw_writeb(sbr >> 8, &base->ubdh);
172 __raw_writeb(sbr & 0xff, &base->ubdl);
173}
174
Simon Glassb75b15b2020-12-03 16:55:23 -0700175static int _lpuart_serial_getc(struct lpuart_serial_plat *plat)
Alison Wange2830532013-05-27 22:55:45 +0000176{
Peng Fan836a6cc2017-02-22 16:21:51 +0800177 struct lpuart_fsl *base = plat->reg;
Pali Rohár241f12d2022-12-11 00:31:21 +0100178 if (!(__raw_readb(&base->us1) & (US1_RDRF | US1_OR)))
179 return -EAGAIN;
Alison Wange2830532013-05-27 22:55:45 +0000180
Stefan Agner24482912014-08-19 17:54:27 +0200181 barrier();
Alison Wange2830532013-05-27 22:55:45 +0000182
183 return __raw_readb(&base->ud);
184}
185
Pali Rohár241f12d2022-12-11 00:31:21 +0100186static int _lpuart_serial_putc(struct lpuart_serial_plat *plat,
Peng Fan836a6cc2017-02-22 16:21:51 +0800187 const char c)
Alison Wange2830532013-05-27 22:55:45 +0000188{
Peng Fan836a6cc2017-02-22 16:21:51 +0800189 struct lpuart_fsl *base = plat->reg;
190
Pali Rohár241f12d2022-12-11 00:31:21 +0100191 if (!(__raw_readb(&base->us1) & US1_TDRE))
192 return -EAGAIN;
Alison Wange2830532013-05-27 22:55:45 +0000193
194 __raw_writeb(c, &base->ud);
Pali Rohár241f12d2022-12-11 00:31:21 +0100195 return 0;
Alison Wange2830532013-05-27 22:55:45 +0000196}
197
Bin Menga8cc1722016-01-13 19:39:01 -0800198/* Test whether a character is in the RX buffer */
Simon Glassb75b15b2020-12-03 16:55:23 -0700199static int _lpuart_serial_tstc(struct lpuart_serial_plat *plat)
Alison Wange2830532013-05-27 22:55:45 +0000200{
Peng Fan836a6cc2017-02-22 16:21:51 +0800201 struct lpuart_fsl *base = plat->reg;
202
Alison Wange2830532013-05-27 22:55:45 +0000203 if (__raw_readb(&base->urcfifo) == 0)
204 return 0;
205
206 return 1;
207}
208
209/*
210 * Initialise the serial port with the given baudrate. The settings
211 * are always 8 data bits, no parity, 1 stop bit, no start bits.
212 */
Peng Fan68e45632018-10-19 00:26:23 +0200213static int _lpuart_serial_init(struct udevice *dev)
Alison Wange2830532013-05-27 22:55:45 +0000214{
Simon Glassb75b15b2020-12-03 16:55:23 -0700215 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fan836a6cc2017-02-22 16:21:51 +0800216 struct lpuart_fsl *base = (struct lpuart_fsl *)plat->reg;
Alison Wange2830532013-05-27 22:55:45 +0000217 u8 ctrl;
218
219 ctrl = __raw_readb(&base->uc2);
220 ctrl &= ~UC2_RE;
221 ctrl &= ~UC2_TE;
222 __raw_writeb(ctrl, &base->uc2);
223
224 __raw_writeb(0, &base->umodem);
225 __raw_writeb(0, &base->uc1);
226
Stefan Agner190f1d22014-08-19 17:54:28 +0200227 /* Disable FIFO and flush buffer */
228 __raw_writeb(0x0, &base->upfifo);
229 __raw_writeb(0x0, &base->utwfifo);
230 __raw_writeb(0x1, &base->urwfifo);
231 __raw_writeb(CFIFO_TXFLUSH | CFIFO_RXFLUSH, &base->ucfifo);
232
Alison Wange2830532013-05-27 22:55:45 +0000233 /* provide data bits, parity, stop bit, etc */
Peng Fan68e45632018-10-19 00:26:23 +0200234 _lpuart_serial_setbrg(dev, gd->baudrate);
Alison Wange2830532013-05-27 22:55:45 +0000235
236 __raw_writeb(UC2_RE | UC2_TE, &base->uc2);
237
238 return 0;
239}
240
Peng Fan68e45632018-10-19 00:26:23 +0200241static void _lpuart32_serial_setbrg_7ulp(struct udevice *dev,
Peng Fandac2c942017-02-22 16:21:52 +0800242 int baudrate)
243{
Simon Glassb75b15b2020-12-03 16:55:23 -0700244 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fandac2c942017-02-22 16:21:52 +0800245 struct lpuart_fsl_reg32 *base = plat->reg;
246 u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
Peng Fan68e45632018-10-19 00:26:23 +0200247 u32 clk;
248 int ret;
249
Ye Li86cf6992019-07-11 03:33:34 +0000250 if (CONFIG_IS_ENABLED(CLK)) {
Peng Fan68e45632018-10-19 00:26:23 +0200251 ret = get_lpuart_clk_rate(dev, &clk);
252 if (ret)
253 return;
254 } else {
255 clk = get_lpuart_clk();
256 }
Peng Fandac2c942017-02-22 16:21:52 +0800257
258 baud_diff = baudrate;
259 osr = 0;
260 sbr = 0;
261
262 for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
263 tmp_sbr = (clk / (baudrate * tmp_osr));
264
265 if (tmp_sbr == 0)
266 tmp_sbr = 1;
267
268 /*calculate difference in actual buad w/ current values */
269 tmp_diff = (clk / (tmp_osr * tmp_sbr));
270 tmp_diff = tmp_diff - baudrate;
271
272 /* select best values between sbr and sbr+1 */
273 if (tmp_diff > (baudrate - (clk / (tmp_osr * (tmp_sbr + 1))))) {
274 tmp_diff = baudrate - (clk / (tmp_osr * (tmp_sbr + 1)));
275 tmp_sbr++;
276 }
277
278 if (tmp_diff <= baud_diff) {
279 baud_diff = tmp_diff;
280 osr = tmp_osr;
281 sbr = tmp_sbr;
282 }
283 }
284
285 /*
286 * TODO: handle buadrate outside acceptable rate
287 * if (baudDiff > ((config->baudRate_Bps / 100) * 3))
288 * {
289 * Unacceptable baud rate difference of more than 3%
290 * return kStatus_LPUART_BaudrateNotSupport;
291 * }
292 */
293 tmp = in_le32(&base->baud);
294
295 if ((osr > 3) && (osr < 8))
296 tmp |= LPUART_BAUD_BOTHEDGE_MASK;
297
298 tmp &= ~LPUART_BAUD_OSR_MASK;
299 tmp |= LPUART_BAUD_OSR(osr-1);
300
301 tmp &= ~LPUART_BAUD_SBR_MASK;
302 tmp |= LPUART_BAUD_SBR(sbr);
303
304 /* explicitly disable 10 bit mode & set 1 stop bit */
305 tmp &= ~(LPUART_BAUD_M10_MASK | LPUART_BAUD_SBNS_MASK);
306
307 out_le32(&base->baud, tmp);
308}
309
Peng Fan68e45632018-10-19 00:26:23 +0200310static void _lpuart32_serial_setbrg(struct udevice *dev,
Peng Fan836a6cc2017-02-22 16:21:51 +0800311 int baudrate)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800312{
Simon Glassb75b15b2020-12-03 16:55:23 -0700313 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fan836a6cc2017-02-22 16:21:51 +0800314 struct lpuart_fsl_reg32 *base = plat->reg;
Peng Fan68e45632018-10-19 00:26:23 +0200315 u32 clk;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800316 u32 sbr;
Peng Fan68e45632018-10-19 00:26:23 +0200317 int ret;
318
Ye Li86cf6992019-07-11 03:33:34 +0000319 if (CONFIG_IS_ENABLED(CLK)) {
Peng Fan68e45632018-10-19 00:26:23 +0200320 ret = get_lpuart_clk_rate(dev, &clk);
321 if (ret)
322 return;
323 } else {
324 clk = get_lpuart_clk();
325 }
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800326
Bin Meng6338fbd2016-01-13 19:39:03 -0800327 sbr = (clk / (16 * baudrate));
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800328
Bin Menga8cc1722016-01-13 19:39:01 -0800329 /* place adjustment later - n/32 BRFA */
Peng Fan836a6cc2017-02-22 16:21:51 +0800330 lpuart_write32(plat->flags, &base->baud, sbr);
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800331}
332
Simon Glassb75b15b2020-12-03 16:55:23 -0700333static int _lpuart32_serial_getc(struct lpuart_serial_plat *plat)
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800334{
Peng Fan836a6cc2017-02-22 16:21:51 +0800335 struct lpuart_fsl_reg32 *base = plat->reg;
Peng Fandac2c942017-02-22 16:21:52 +0800336 u32 stat, val;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800337
Peng Fan836a6cc2017-02-22 16:21:51 +0800338 lpuart_read32(plat->flags, &base->stat, &stat);
Pali Rohár241f12d2022-12-11 00:31:21 +0100339 if ((stat & STAT_RDRF) == 0) {
Peng Fan836a6cc2017-02-22 16:21:51 +0800340 lpuart_write32(plat->flags, &base->stat, STAT_FLAGS);
Pali Rohár241f12d2022-12-11 00:31:21 +0100341 return -EAGAIN;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800342 }
343
Peng Fandac2c942017-02-22 16:21:52 +0800344 lpuart_read32(plat->flags, &base->data, &val);
Peng Fan836a6cc2017-02-22 16:21:51 +0800345
Sriram Dash32cf46c2018-01-10 11:57:14 +0530346 lpuart_read32(plat->flags, &base->stat, &stat);
347 if (stat & STAT_OR)
348 lpuart_write32(plat->flags, &base->stat, STAT_OR);
Peng Fandac2c942017-02-22 16:21:52 +0800349
350 return val & 0x3ff;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800351}
352
Pali Rohár241f12d2022-12-11 00:31:21 +0100353static int _lpuart32_serial_putc(struct lpuart_serial_plat *plat,
Peng Fan836a6cc2017-02-22 16:21:51 +0800354 const char c)
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800355{
Peng Fan836a6cc2017-02-22 16:21:51 +0800356 struct lpuart_fsl_reg32 *base = plat->reg;
357 u32 stat;
358
Pali Rohár241f12d2022-12-11 00:31:21 +0100359 lpuart_read32(plat->flags, &base->stat, &stat);
360 if (!(stat & STAT_TDRE))
361 return -EAGAIN;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800362
Peng Fan836a6cc2017-02-22 16:21:51 +0800363 lpuart_write32(plat->flags, &base->data, c);
Pali Rohár241f12d2022-12-11 00:31:21 +0100364 return 0;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800365}
366
Bin Menga8cc1722016-01-13 19:39:01 -0800367/* Test whether a character is in the RX buffer */
Simon Glassb75b15b2020-12-03 16:55:23 -0700368static int _lpuart32_serial_tstc(struct lpuart_serial_plat *plat)
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800369{
Peng Fan836a6cc2017-02-22 16:21:51 +0800370 struct lpuart_fsl_reg32 *base = plat->reg;
371 u32 water;
372
373 lpuart_read32(plat->flags, &base->water, &water);
374
375 if ((water >> 24) == 0)
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800376 return 0;
377
378 return 1;
379}
380
381/*
382 * Initialise the serial port with the given baudrate. The settings
383 * are always 8 data bits, no parity, 1 stop bit, no start bits.
384 */
Peng Fan68e45632018-10-19 00:26:23 +0200385static int _lpuart32_serial_init(struct udevice *dev)
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800386{
Simon Glassb75b15b2020-12-03 16:55:23 -0700387 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fan836a6cc2017-02-22 16:21:51 +0800388 struct lpuart_fsl_reg32 *base = (struct lpuart_fsl_reg32 *)plat->reg;
Ye Lia2aedcb2018-10-18 14:28:32 +0200389 u32 val, tx_fifo_size;
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800390
Ye Lia2aedcb2018-10-18 14:28:32 +0200391 lpuart_read32(plat->flags, &base->ctrl, &val);
392 val &= ~CTRL_RE;
393 val &= ~CTRL_TE;
394 lpuart_write32(plat->flags, &base->ctrl, val);
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800395
Peng Fan836a6cc2017-02-22 16:21:51 +0800396 lpuart_write32(plat->flags, &base->modir, 0);
Ye Lia2aedcb2018-10-18 14:28:32 +0200397
398 lpuart_read32(plat->flags, &base->fifo, &val);
399 tx_fifo_size = (val & FIFO_TXSIZE_MASK) >> FIFO_TXSIZE_OFF;
400 /* Set the TX water to half of FIFO size */
401 if (tx_fifo_size > 1)
402 tx_fifo_size = tx_fifo_size >> 1;
403
404 /* Set RX water to 0, to be triggered by any receive data */
405 lpuart_write32(plat->flags, &base->water,
406 (tx_fifo_size << WATER_TXWATER_OFF));
407
408 /* Enable TX and RX FIFO */
409 val |= (FIFO_TXFE | FIFO_RXFE | FIFO_TXFLUSH | FIFO_RXFLUSH);
410 lpuart_write32(plat->flags, &base->fifo, val);
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800411
Peng Fan836a6cc2017-02-22 16:21:51 +0800412 lpuart_write32(plat->flags, &base->match, 0);
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800413
Giulio Benetti5eaa97e2020-01-10 15:51:43 +0100414 if (plat->devtype == DEV_MX7ULP || plat->devtype == DEV_IMX8 ||
415 plat->devtype == DEV_IMXRT) {
Peng Fan68e45632018-10-19 00:26:23 +0200416 _lpuart32_serial_setbrg_7ulp(dev, gd->baudrate);
Peng Fandac2c942017-02-22 16:21:52 +0800417 } else {
418 /* provide data bits, parity, stop bit, etc */
Peng Fan68e45632018-10-19 00:26:23 +0200419 _lpuart32_serial_setbrg(dev, gd->baudrate);
Peng Fandac2c942017-02-22 16:21:52 +0800420 }
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800421
Peng Fan836a6cc2017-02-22 16:21:51 +0800422 lpuart_write32(plat->flags, &base->ctrl, CTRL_RE | CTRL_TE);
Jingchang Lu4a7154e2014-09-05 13:52:47 +0800423
424 return 0;
425}
426
Peng Fan836a6cc2017-02-22 16:21:51 +0800427static int lpuart_serial_setbrg(struct udevice *dev, int baudrate)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800428{
Simon Glassb75b15b2020-12-03 16:55:23 -0700429 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800430
Peng Fandac2c942017-02-22 16:21:52 +0800431 if (is_lpuart32(dev)) {
Giulio Benetti5eaa97e2020-01-10 15:51:43 +0100432 if (plat->devtype == DEV_MX7ULP || plat->devtype == DEV_IMX8 ||
433 plat->devtype == DEV_IMXRT)
Peng Fan68e45632018-10-19 00:26:23 +0200434 _lpuart32_serial_setbrg_7ulp(dev, baudrate);
Peng Fandac2c942017-02-22 16:21:52 +0800435 else
Peng Fan68e45632018-10-19 00:26:23 +0200436 _lpuart32_serial_setbrg(dev, baudrate);
Peng Fandac2c942017-02-22 16:21:52 +0800437 } else {
Peng Fan68e45632018-10-19 00:26:23 +0200438 _lpuart_serial_setbrg(dev, baudrate);
Peng Fandac2c942017-02-22 16:21:52 +0800439 }
Bin Meng8a70d6d2016-01-13 19:39:04 -0800440
441 return 0;
442}
443
Peng Fan836a6cc2017-02-22 16:21:51 +0800444static int lpuart_serial_getc(struct udevice *dev)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800445{
Simon Glass95588622020-12-22 19:30:28 -0700446 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800447
Peng Fan836a6cc2017-02-22 16:21:51 +0800448 if (is_lpuart32(dev))
449 return _lpuart32_serial_getc(plat);
450
451 return _lpuart_serial_getc(plat);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800452}
453
Peng Fan836a6cc2017-02-22 16:21:51 +0800454static int lpuart_serial_putc(struct udevice *dev, const char c)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800455{
Simon Glass95588622020-12-22 19:30:28 -0700456 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800457
Peng Fan836a6cc2017-02-22 16:21:51 +0800458 if (is_lpuart32(dev))
Pali Rohár241f12d2022-12-11 00:31:21 +0100459 return _lpuart32_serial_putc(plat, c);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800460
Pali Rohár241f12d2022-12-11 00:31:21 +0100461 return _lpuart_serial_putc(plat, c);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800462}
463
Peng Fan836a6cc2017-02-22 16:21:51 +0800464static int lpuart_serial_pending(struct udevice *dev, bool input)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800465{
Simon Glass95588622020-12-22 19:30:28 -0700466 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800467 struct lpuart_fsl *reg = plat->reg;
Peng Fan836a6cc2017-02-22 16:21:51 +0800468 struct lpuart_fsl_reg32 *reg32 = plat->reg;
469 u32 stat;
470
471 if (is_lpuart32(dev)) {
472 if (input) {
473 return _lpuart32_serial_tstc(plat);
474 } else {
475 lpuart_read32(plat->flags, &reg32->stat, &stat);
476 return stat & STAT_TDRE ? 0 : 1;
477 }
478 }
Bin Meng8a70d6d2016-01-13 19:39:04 -0800479
480 if (input)
Peng Fan836a6cc2017-02-22 16:21:51 +0800481 return _lpuart_serial_tstc(plat);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800482 else
Peng Fan836a6cc2017-02-22 16:21:51 +0800483 return __raw_readb(&reg->us1) & US1_TDRE ? 0 : 1;
Bin Meng8a70d6d2016-01-13 19:39:04 -0800484}
485
Peng Fan836a6cc2017-02-22 16:21:51 +0800486static int lpuart_serial_probe(struct udevice *dev)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800487{
Giulio Benetti0ad8b9c2020-01-10 15:47:05 +0100488#if CONFIG_IS_ENABLED(CLK)
Peng Faneec6f382024-04-12 22:24:52 +0800489 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Giulio Benetti0ad8b9c2020-01-10 15:47:05 +0100490 struct clk per_clk;
Ye Li3759c0a2023-07-25 10:08:55 +0200491 struct clk ipg_clk;
Giulio Benetti0ad8b9c2020-01-10 15:47:05 +0100492 int ret;
493
Peng Faneec6f382024-04-12 22:24:52 +0800494 if (plat->devtype != DEV_MX7ULP) {
495 ret = clk_get_by_name(dev, "per", &per_clk);
496 if (!ret) {
497 ret = clk_enable(&per_clk);
498 if (ret) {
499 dev_err(dev, "Failed to enable per clk: %d\n", ret);
500 return ret;
501 }
502 } else {
503 debug("%s: Failed to get per clk: %d\n", __func__, ret);
Giulio Benetti0ad8b9c2020-01-10 15:47:05 +0100504 }
Giulio Benetti0ad8b9c2020-01-10 15:47:05 +0100505 }
Ye Li3759c0a2023-07-25 10:08:55 +0200506
507 ret = clk_get_by_name(dev, "ipg", &ipg_clk);
508 if (!ret) {
509 ret = clk_enable(&ipg_clk);
510 if (ret) {
511 dev_err(dev, "Failed to enable ipg clk: %d\n", ret);
512 return ret;
513 }
514 } else {
515 debug("%s: Failed to get ipg clk: %d\n", __func__, ret);
516 }
Giulio Benetti0ad8b9c2020-01-10 15:47:05 +0100517#endif
518
Peng Fan836a6cc2017-02-22 16:21:51 +0800519 if (is_lpuart32(dev))
Peng Fan68e45632018-10-19 00:26:23 +0200520 return _lpuart32_serial_init(dev);
Peng Fan836a6cc2017-02-22 16:21:51 +0800521 else
Peng Fan68e45632018-10-19 00:26:23 +0200522 return _lpuart_serial_init(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800523}
Alison Wange2830532013-05-27 22:55:45 +0000524
Simon Glassaad29ae2020-12-03 16:55:21 -0700525static int lpuart_serial_of_to_plat(struct udevice *dev)
Bin Meng8a70d6d2016-01-13 19:39:04 -0800526{
Simon Glass95588622020-12-22 19:30:28 -0700527 struct lpuart_serial_plat *plat = dev_get_plat(dev);
Peng Fandac2c942017-02-22 16:21:52 +0800528 const void *blob = gd->fdt_blob;
Simon Glass7a494432017-05-17 17:18:09 -0600529 int node = dev_of_offset(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800530 fdt_addr_t addr;
531
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900532 addr = dev_read_addr(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800533 if (addr == FDT_ADDR_T_NONE)
534 return -EINVAL;
535
Peng Fan836a6cc2017-02-22 16:21:51 +0800536 plat->reg = (void *)addr;
537 plat->flags = dev_get_driver_data(dev);
Bin Meng8a70d6d2016-01-13 19:39:04 -0800538
Vabhav Sharmaa8f78c62019-01-31 12:08:10 +0000539 if (fdtdec_get_bool(blob, node, "little-endian"))
540 plat->flags &= ~LPUART_FLAG_REGMAP_ENDIAN_BIG;
541
Peng Fandac2c942017-02-22 16:21:52 +0800542 if (!fdt_node_check_compatible(blob, node, "fsl,ls1021a-lpuart"))
543 plat->devtype = DEV_LS1021A;
544 else if (!fdt_node_check_compatible(blob, node, "fsl,imx7ulp-lpuart"))
545 plat->devtype = DEV_MX7ULP;
546 else if (!fdt_node_check_compatible(blob, node, "fsl,vf610-lpuart"))
547 plat->devtype = DEV_VF610;
Peng Fanb7f9ea92018-10-18 14:28:31 +0200548 else if (!fdt_node_check_compatible(blob, node, "fsl,imx8qm-lpuart"))
549 plat->devtype = DEV_IMX8;
Giulio Benetti5eaa97e2020-01-10 15:51:43 +0100550 else if (!fdt_node_check_compatible(blob, node, "fsl,imxrt-lpuart"))
551 plat->devtype = DEV_IMXRT;
Peng Fandac2c942017-02-22 16:21:52 +0800552
Bin Meng8a70d6d2016-01-13 19:39:04 -0800553 return 0;
554}
555
Bin Meng8a70d6d2016-01-13 19:39:04 -0800556static const struct dm_serial_ops lpuart_serial_ops = {
557 .putc = lpuart_serial_putc,
558 .pending = lpuart_serial_pending,
559 .getc = lpuart_serial_getc,
560 .setbrg = lpuart_serial_setbrg,
561};
562
563static const struct udevice_id lpuart_serial_ids[] = {
Peng Fan836a6cc2017-02-22 16:21:51 +0800564 { .compatible = "fsl,ls1021a-lpuart", .data =
565 LPUART_FLAG_REGMAP_32BIT_REG | LPUART_FLAG_REGMAP_ENDIAN_BIG },
Michael Walleb285de42021-10-13 18:14:19 +0200566 { .compatible = "fsl,ls1028a-lpuart",
567 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Peng Fandac2c942017-02-22 16:21:52 +0800568 { .compatible = "fsl,imx7ulp-lpuart",
569 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Peng Fan836a6cc2017-02-22 16:21:51 +0800570 { .compatible = "fsl,vf610-lpuart"},
Peng Fanb7f9ea92018-10-18 14:28:31 +0200571 { .compatible = "fsl,imx8qm-lpuart",
572 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Giulio Benetti5eaa97e2020-01-10 15:51:43 +0100573 { .compatible = "fsl,imxrt-lpuart",
574 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Bin Meng8a70d6d2016-01-13 19:39:04 -0800575 { }
576};
577
578U_BOOT_DRIVER(serial_lpuart) = {
579 .name = "serial_lpuart",
580 .id = UCLASS_SERIAL,
581 .of_match = lpuart_serial_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700582 .of_to_plat = lpuart_serial_of_to_plat,
Simon Glassb75b15b2020-12-03 16:55:23 -0700583 .plat_auto = sizeof(struct lpuart_serial_plat),
Bin Meng8a70d6d2016-01-13 19:39:04 -0800584 .probe = lpuart_serial_probe,
585 .ops = &lpuart_serial_ops,
Bin Meng8a70d6d2016-01-13 19:39:04 -0800586};