blob: 5fbe77320189f19eb920df73da77e03141aaca8b [file] [log] [blame]
Dirk Eibach762d3df2013-06-26 15:55:17 +02001/*
2 * (C) Copyright 2013
3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4 *
5 * based on P1022DS.h
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Dirk Eibach762d3df2013-06-26 15:55:17 +020029#ifdef CONFIG_SDCARD
30#define CONFIG_RAMBOOT_SDCARD
31#endif
32
33#ifdef CONFIG_SPIFLASH
34#define CONFIG_RAMBOOT_SPIFLASH
35#endif
36
37/* High Level Configuration Options */
Dirk Eibach762d3df2013-06-26 15:55:17 +020038#define CONFIG_CONTROLCENTERD
Dirk Eibach762d3df2013-06-26 15:55:17 +020039
Dirk Eibach762d3df2013-06-26 15:55:17 +020040#define CONFIG_ENABLE_36BIT_PHYS
Dirk Eibach762d3df2013-06-26 15:55:17 +020041
Dirk Eibach762d3df2013-06-26 15:55:17 +020042#ifdef CONFIG_PHYS_64BIT
43#define CONFIG_ADDR_MAP
44#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
45#endif
46
47#define CONFIG_L2_CACHE
48#define CONFIG_BTB
49
50#define CONFIG_SYS_CLK_FREQ 66666600
51#define CONFIG_DDR_CLK_FREQ 66666600
52
53#define CONFIG_SYS_RAMBOOT
54
55#ifdef CONFIG_TRAILBLAZER
56
Dirk Eibach762d3df2013-06-26 15:55:17 +020057#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
58#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
59
60/*
61 * Config the L2 Cache
62 */
63#define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
64#ifdef CONFIG_PHYS_64BIT
65#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
66#else
67#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
68#endif
69#define CONFIG_SYS_L2_SIZE (256 << 10)
70#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
71
72#else /* CONFIG_TRAILBLAZER */
73
Dirk Eibach762d3df2013-06-26 15:55:17 +020074#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
75#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
76
77#endif /* CONFIG_TRAILBLAZER */
78
79#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
80#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
81
Dirk Eibach762d3df2013-06-26 15:55:17 +020082/*
83 * Memory map
84 *
85 * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
86 * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
87 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
88 *
89 * Localbus non-cacheable
90 * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
91 * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
92 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
93 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
94 */
95
96#define CONFIG_SYS_INIT_RAM_LOCK
97#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
98#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
99#define CONFIG_SYS_GBL_DATA_OFFSET \
100 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
101#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
102
103#ifdef CONFIG_TRAILBLAZER
104/* leave CCSRBAR at default, because u-boot expects it to be exactly there */
105#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
106#else
107#define CONFIG_SYS_CCSRBAR 0xffe00000
108#endif
109#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
110#define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
111
112/*
113 * DDR Setup
114 */
115
116#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
117#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
118#define CONFIG_SYS_SDRAM_SIZE 1024
119#define CONFIG_VERY_BIG_RAM
120
Dirk Eibach762d3df2013-06-26 15:55:17 +0200121#define CONFIG_DIMM_SLOTS_PER_CTLR 1
122#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
123
Dirk Eibach762d3df2013-06-26 15:55:17 +0200124#ifdef CONFIG_TRAILBLAZER
125#define CONFIG_SPD_EEPROM
126#define SPD_EEPROM_ADDRESS 0x52
127/*#define CONFIG_FSL_DDR_INTERACTIVE*/
128#endif
129
130/*
131 * Local Bus Definitions
132 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200133
134#define CONFIG_SYS_ELBC_BASE 0xe0000000
135#ifdef CONFIG_PHYS_64BIT
136#define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
137#else
138#define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
139#endif
140
141#define CONFIG_UART_BR_PRELIM \
142 (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
143#define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
144
145#define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
146#define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
147
148#define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
149#define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
150
151/*
152 * Serial Port
153 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200154#define CONFIG_SYS_NS16550_SERIAL
155#define CONFIG_SYS_NS16550_REG_SIZE 1
156#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
157
158#define CONFIG_SYS_BAUDRATE_TABLE \
159 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
160
161#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
162#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
163
164/*
165 * I2C
166 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200167#define CONFIG_SYS_I2C
168#define CONFIG_SYS_I2C_FSL
169#define CONFIG_SYS_FSL_I2C_SPEED 400000
170#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
171#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
172#define CONFIG_SYS_FSL_I2C2_SPEED 400000
173#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
174#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Dirk Eibach9a5ee722014-07-03 09:28:21 +0200175
Dirk Eibach762d3df2013-06-26 15:55:17 +0200176#define CONFIG_PCA9698 /* NXP PCA9698 */
177
Dirk Eibach762d3df2013-06-26 15:55:17 +0200178#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
179#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
180
Dirk Eibach762d3df2013-06-26 15:55:17 +0200181/*
182 * MMC
183 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200184#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
185
Dirk Eibach762d3df2013-06-26 15:55:17 +0200186#ifndef CONFIG_TRAILBLAZER
187
188/*
189 * Video
190 */
191#define CONFIG_FSL_DIU_FB
192#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200193
194/*
195 * General PCI
196 * Memory space is mapped 1-1, but I/O space must start from 0.
197 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400198#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200199#define CONFIG_PCI_INDIRECT_BRIDGE
Dirk Eibach762d3df2013-06-26 15:55:17 +0200200#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
201#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200202
203#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200204
205#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
206#ifdef CONFIG_PHYS_64BIT
207#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
208#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
209#else
210#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
211#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
212#endif
213#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
214#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
215#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
216#ifdef CONFIG_PHYS_64BIT
217#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
218#else
219#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
220#endif
221#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
222
223/*
224 * SATA
225 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200226#define CONFIG_LBA48
Dirk Eibach762d3df2013-06-26 15:55:17 +0200227
Dirk Eibach762d3df2013-06-26 15:55:17 +0200228#define CONFIG_SYS_SATA_MAX_DEVICE 2
229#define CONFIG_SATA1
230#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
231#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
232#define CONFIG_SATA2
233#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
234#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
235
236/*
237 * Ethernet
238 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200239
240#define CONFIG_TSECV2
241
Dirk Eibach762d3df2013-06-26 15:55:17 +0200242#define CONFIG_TSEC1 1
243#define CONFIG_TSEC1_NAME "eTSEC1"
244#define CONFIG_TSEC2 1
245#define CONFIG_TSEC2_NAME "eTSEC2"
246
247#define TSEC1_PHY_ADDR 0
248#define TSEC2_PHY_ADDR 1
249
250#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
251#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
252
253#define TSEC1_PHYIDX 0
254#define TSEC2_PHYIDX 0
255
256#define CONFIG_ETHPRIME "eTSEC1"
257
Dirk Eibach762d3df2013-06-26 15:55:17 +0200258/*
259 * USB
260 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200261
262#define CONFIG_HAS_FSL_DR_USB
263#define CONFIG_USB_EHCI_FSL
264#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
265
266#endif /* CONFIG_TRAILBLAZER */
267
268/*
269 * Environment
270 */
271#if defined(CONFIG_TRAILBLAZER)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200272#elif defined(CONFIG_RAMBOOT_SDCARD)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200273#define CONFIG_FSL_FIXED_MMC_LOCATION
Dirk Eibach762d3df2013-06-26 15:55:17 +0200274#define CONFIG_SYS_MMC_ENV_DEV 0
275#endif
276
Dirk Eibach762d3df2013-06-26 15:55:17 +0200277/*
278 * Command line configuration.
279 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200280
281#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200282
Dirk Eibach762d3df2013-06-26 15:55:17 +0200283#ifndef CONFIG_TRAILBLAZER
Dirk Eibach762d3df2013-06-26 15:55:17 +0200284/*
285 * Board initialisation callbacks
286 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200287#endif /* CONFIG_TRAILBLAZER */
288
289/*
290 * Miscellaneous configurable options
291 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200292#define CONFIG_HW_WATCHDOG
293#define CONFIG_LOADS_ECHO
294#define CONFIG_SYS_LOADS_BAUD_CHANGE
Dirk Eibach762d3df2013-06-26 15:55:17 +0200295
296/*
297 * For booting Linux, the board info and command line data
298 * have to be in the first 64 MB of memory, since this is
299 * the maximum mapped by the Linux kernel during initialization.
300 */
301#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
302#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
303
304/*
305 * Environment Configuration
306 */
307
308#ifdef CONFIG_TRAILBLAZER
Dirk Eibach762d3df2013-06-26 15:55:17 +0200309#define CONFIG_EXTRA_ENV_SETTINGS \
310 "mp_holdoff=1\0"
311
312#else
313
Mario Six790d8442018-03-28 14:38:20 +0200314#define CONFIG_HOSTNAME "controlcenterd"
Dirk Eibach762d3df2013-06-26 15:55:17 +0200315#define CONFIG_ROOTPATH "/opt/nfsroot"
316#define CONFIG_BOOTFILE "uImage"
317#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
318
319#define CONFIG_LOADADDR 1000000
320
Dirk Eibach762d3df2013-06-26 15:55:17 +0200321#define CONFIG_EXTRA_ENV_SETTINGS \
322 "netdev=eth0\0" \
323 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
324 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
325 "tftpflash=tftpboot $loadaddr $uboot && " \
326 "protect off $ubootaddr +$filesize && " \
327 "erase $ubootaddr +$filesize && " \
328 "cp.b $loadaddr $ubootaddr $filesize && " \
329 "protect on $ubootaddr +$filesize && " \
330 "cmp.b $loadaddr $ubootaddr $filesize\0" \
331 "consoledev=ttyS1\0" \
332 "ramdiskaddr=2000000\0" \
333 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500334 "fdtaddr=1e00000\0" \
Dirk Eibach762d3df2013-06-26 15:55:17 +0200335 "fdtfile=controlcenterd.dtb\0" \
336 "bdev=sda3\0"
337
338/* these are used and NUL-terminated in env_default.h */
339#define CONFIG_NFSBOOTCOMMAND \
340 "setenv bootargs root=/dev/nfs rw " \
341 "nfsroot=$serverip:$rootpath " \
342 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
343 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
344 "tftp $loadaddr $bootfile;" \
345 "tftp $fdtaddr $fdtfile;" \
346 "bootm $loadaddr - $fdtaddr"
347
348#define CONFIG_RAMBOOTCOMMAND \
349 "setenv bootargs root=/dev/ram rw " \
350 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
351 "tftp $ramdiskaddr $ramdiskfile;" \
352 "tftp $loadaddr $bootfile;" \
353 "tftp $fdtaddr $fdtfile;" \
354 "bootm $loadaddr $ramdiskaddr $fdtaddr"
355
356#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
357
358#endif /* CONFIG_TRAILBLAZER */
359
360#endif