blob: e79a7e98dc2597fd364371361eec2181a82d6dd8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
TsiChung Liewdd8513c2008-07-23 17:11:47 -05009#define CONFIG_MCFTMR
10
11#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020012#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050013
14#undef CONFIG_WATCHDOG /* disable watchdog */
15
TsiChung Liewdd8513c2008-07-23 17:11:47 -050016
17/* Configuration for environment
18 * Environment is embedded in u-boot in the second sector of the flash
19 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050020
angelo@sysam.it6312a952015-03-29 22:54:16 +020021#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060022 . = DEFINED(env_offset) ? env_offset : .; \
23 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020024
TsiChung Liewdd8513c2008-07-23 17:11:47 -050025/*
26 * Command line configuration.
27 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028
Simon Glassb569a012017-05-17 03:25:30 -060029#ifdef CONFIG_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050030/* ATA */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050031# define CONFIG_IDE_RESET 1
32# define CONFIG_IDE_PREINIT 1
33# define CONFIG_ATAPI
34# undef CONFIG_LBA48
35
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036# define CONFIG_SYS_IDE_MAXBUS 1
37# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liewdd8513c2008-07-23 17:11:47 -050038
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
40# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050041
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
43# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
44# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
45# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050046#endif
47
48#define CONFIG_DRIVER_DM9000
49#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000050# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050051# define DM9000_IO CONFIG_DM9000_BASE
52# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
53# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080054# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050055
TsiChung Liewdd8513c2008-07-23 17:11:47 -050056# define CONFIG_OVERWRITE_ETHADDR_ONCE
57
58# define CONFIG_EXTRA_ENV_SETTINGS \
59 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020060 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050061 "loadaddr=10000\0" \
62 "u-boot=u-boot.bin\0" \
63 "load=tftp ${loadaddr) ${u-boot}\0" \
64 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060065 "prog=prot off 0xff800000 0xff82ffff;" \
66 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050067 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050068 "save\0" \
69 ""
70#endif
71
Mario Six790d8442018-03-28 14:38:20 +020072#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050073
TsiChung Liew0c1e3252008-08-19 03:01:19 +060074/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020075#define CONFIG_SYS_I2C
76#define CONFIG_SYS_I2C_FSL
77#define CONFIG_SYS_FSL_I2C_SPEED 80000
78#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
79#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
81#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
82#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
83#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
88#define CONFIG_SYS_FAST_CLK
89#ifdef CONFIG_SYS_FAST_CLK
90# define CONFIG_SYS_PLLCR 0x1243E054
91# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050092#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093# define CONFIG_SYS_PLLCR 0x135a4140
94# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050095#endif
96
97/*
98 * Low Level Configuration Settings
99 * (address mappings, register initial values, etc.)
100 * You should know what you are doing if you make changes here.
101 */
102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
104#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500105
106/*
107 * Definitions for initial stack pointer and data area (in DPRAM)
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200110#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200111#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500113
114/*
115 * Start addresses for the final memory configuration
116 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_SDRAM_BASE 0x00000000
120#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500121
122#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500124#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500126#endif
127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_MONITOR_LEN 0x40000
129#define CONFIG_SYS_MALLOC_LEN (256 << 10)
130#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500131
132/*
133 * For booting Linux, the board info and command line data
134 * have to be in the first 8 MB of memory, since this is
135 * the maximum mapped by the Linux kernel during initialization ??
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000138#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500139
140/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000141#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
143#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
144#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500145
146#define FLASH_SST6401B 0x200
147#define SST_ID_xF6401B 0x236D236D
148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500150/*
151 * Unable to use CFI driver, due to incompatible sector erase command by SST.
152 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
153 * 0x30 is block erase in SST
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155# define CONFIG_SYS_FLASH_SIZE 0x800000
156# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500157# define CONFIG_FLASH_CFI_LEGACY
158#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159# define CONFIG_SYS_SST_SECT 2048
160# define CONFIG_SYS_SST_SECTSZ 0x1000
161# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500162#endif
163
164/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500166
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600167#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200168 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600169#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200170 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600171#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
172#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
173 CF_ADDRMASK(8) | \
174 CF_ACR_EN | CF_ACR_SM_ALL)
175#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
176 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
177 CF_ACR_EN | CF_ACR_SM_ALL)
178#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
179 CF_CACR_DBWE)
180
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500181/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500183
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000184#define CONFIG_SYS_CS0_BASE 0xFF800000
185#define CONFIG_SYS_CS0_MASK 0x007F0021
186#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500187
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000188#define CONFIG_SYS_CS1_BASE 0xE0000000
189#define CONFIG_SYS_CS1_MASK 0x00000001
190#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500191
192/*-----------------------------------------------------------------------
193 * Port configuration
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
196#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
197#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
198#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
199#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
200#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
201#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500202
203#endif /* _M5253DEMO_H */