blob: 4a3be4c569075aebd91838fa8bb78b6cd8661500 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 *
5 * Shengzhou Liu <Shengzhou.Liu@freescale.com>
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08006 */
7
8#include <common.h>
9#include <command.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060010#include <fdt_support.h>
Simon Glass274e0b02020-05-10 11:39:56 -060011#include <net.h>
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080012#include <netdev.h>
13#include <asm/mmu.h>
14#include <asm/processor.h>
15#include <asm/immap_85xx.h>
16#include <asm/fsl_law.h>
17#include <asm/fsl_serdes.h>
18#include <asm/fsl_portals.h>
19#include <asm/fsl_liodn.h>
20#include <malloc.h>
21#include <fm_eth.h>
22#include <fsl_mdio.h>
23#include <miiphy.h>
24#include <phy.h>
Shaohui Xie513eaf22015-10-26 19:47:47 +080025#include <fsl_dtsec.h>
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080026#include <asm/fsl_serdes.h>
27#include "../common/qixis.h"
28#include "../common/fman.h"
29#include "t102xqds_qixis.h"
30
31#define EMI_NONE 0xFFFFFFFF
32#define EMI1_RGMII1 0
33#define EMI1_RGMII2 1
34#define EMI1_SLOT1 2
35#define EMI1_SLOT2 3
36#define EMI1_SLOT3 4
37#define EMI1_SLOT4 5
38#define EMI1_SLOT5 6
39#define EMI2 7
40
41static int mdio_mux[NUM_FM_PORTS];
42
43static const char * const mdio_names[] = {
44 "T1024QDS_MDIO_RGMII1",
45 "T1024QDS_MDIO_RGMII2",
46 "T1024QDS_MDIO_SLOT1",
47 "T1024QDS_MDIO_SLOT2",
48 "T1024QDS_MDIO_SLOT3",
49 "T1024QDS_MDIO_SLOT4",
50 "T1024QDS_MDIO_SLOT5",
51 "T1024QDS_MDIO_10GC",
52 "NULL",
53};
54
55/* Map SerDes1 4 lanes to default slot, will be initialized dynamically */
56static u8 lane_to_slot[] = {2, 3, 4, 5};
57
58static const char *t1024qds_mdio_name_for_muxval(u8 muxval)
59{
60 return mdio_names[muxval];
61}
62
63struct mii_dev *mii_dev_for_muxval(u8 muxval)
64{
65 struct mii_dev *bus;
66 const char *name;
67
68 if (muxval > EMI2)
69 return NULL;
70
71 name = t1024qds_mdio_name_for_muxval(muxval);
72
73 if (!name) {
74 printf("No bus for muxval %x\n", muxval);
75 return NULL;
76 }
77
78 bus = miiphy_get_dev_by_name(name);
79
80 if (!bus) {
81 printf("No bus by name %s\n", name);
82 return NULL;
83 }
84
85 return bus;
86}
87
88struct t1024qds_mdio {
89 u8 muxval;
90 struct mii_dev *realbus;
91};
92
93static void t1024qds_mux_mdio(u8 muxval)
94{
95 u8 brdcfg4;
96
97 if (muxval < 7) {
98 brdcfg4 = QIXIS_READ(brdcfg[4]);
99 brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
100 brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
101 QIXIS_WRITE(brdcfg[4], brdcfg4);
102 }
103}
104
105static int t1024qds_mdio_read(struct mii_dev *bus, int addr, int devad,
106 int regnum)
107{
108 struct t1024qds_mdio *priv = bus->priv;
109
110 t1024qds_mux_mdio(priv->muxval);
111
112 return priv->realbus->read(priv->realbus, addr, devad, regnum);
113}
114
115static int t1024qds_mdio_write(struct mii_dev *bus, int addr, int devad,
116 int regnum, u16 value)
117{
118 struct t1024qds_mdio *priv = bus->priv;
119
120 t1024qds_mux_mdio(priv->muxval);
121
122 return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
123}
124
125static int t1024qds_mdio_reset(struct mii_dev *bus)
126{
127 struct t1024qds_mdio *priv = bus->priv;
128
129 return priv->realbus->reset(priv->realbus);
130}
131
132static int t1024qds_mdio_init(char *realbusname, u8 muxval)
133{
134 struct t1024qds_mdio *pmdio;
135 struct mii_dev *bus = mdio_alloc();
136
137 if (!bus) {
138 printf("Failed to allocate t1024qds MDIO bus\n");
139 return -1;
140 }
141
142 pmdio = malloc(sizeof(*pmdio));
143 if (!pmdio) {
144 printf("Failed to allocate t1024qds private data\n");
145 free(bus);
146 return -1;
147 }
148
149 bus->read = t1024qds_mdio_read;
150 bus->write = t1024qds_mdio_write;
151 bus->reset = t1024qds_mdio_reset;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000152 strcpy(bus->name, t1024qds_mdio_name_for_muxval(muxval));
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800153
154 pmdio->realbus = miiphy_get_dev_by_name(realbusname);
155
156 if (!pmdio->realbus) {
157 printf("No bus with name %s\n", realbusname);
158 free(bus);
159 free(pmdio);
160 return -1;
161 }
162
163 pmdio->muxval = muxval;
164 bus->priv = pmdio;
165 return mdio_register(bus);
166}
167
168void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
169 enum fm_port port, int offset)
170{
171 struct fixed_link f_link;
172
173 if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_RGMII) {
174 if (port == FM1_DTSEC3) {
175 fdt_set_phy_handle(fdt, compat, addr, "rgmii_phy2");
Shengzhou Liu032df622015-04-14 17:56:50 +0800176 fdt_setprop_string(fdt, offset, "phy-connection-type",
177 "rgmii");
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800178 fdt_status_okay_by_alias(fdt, "emi1_rgmii1");
179 }
180 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
181 if (port == FM1_DTSEC1) {
182 fdt_set_phy_handle(fdt, compat, addr,
183 "sgmii_vsc8234_phy_s5");
184 } else if (port == FM1_DTSEC2) {
185 fdt_set_phy_handle(fdt, compat, addr,
186 "sgmii_vsc8234_phy_s4");
187 }
188 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) {
189 if (port == FM1_DTSEC3) {
190 fdt_set_phy_handle(fdt, compat, addr,
191 "sgmii_aqr105_phy_s3");
192 }
193 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
194 switch (port) {
195 case FM1_DTSEC1:
196 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p1");
197 break;
198 case FM1_DTSEC2:
199 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p2");
200 break;
201 case FM1_DTSEC3:
202 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p3");
203 break;
204 case FM1_DTSEC4:
205 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p4");
206 break;
207 default:
208 break;
209 }
210 fdt_delprop(fdt, offset, "phy-connection-type");
Shengzhou Liu032df622015-04-14 17:56:50 +0800211 fdt_setprop_string(fdt, offset, "phy-connection-type",
212 "qsgmii");
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800213 fdt_status_okay_by_alias(fdt, "emi1_slot2");
214 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII) {
215 /* XFI interface */
216 f_link.phy_id = port;
217 f_link.duplex = 1;
218 f_link.link_speed = 10000;
219 f_link.pause = 0;
220 f_link.asym_pause = 0;
221 /* no PHY for XFI */
222 fdt_delprop(fdt, offset, "phy-handle");
223 fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
Shengzhou Liu032df622015-04-14 17:56:50 +0800224 fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800225 }
226}
227
228void fdt_fixup_board_enet(void *fdt)
229{
230}
231
232/*
233 * This function reads RCW to check if Serdes1{A:D} is configured
234 * to slot 1/2/3/4/5 and update the lane_to_slot[] array accordingly
235 */
236static void initialize_lane_to_slot(void)
237{
238 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
239 u32 srds_s1 = in_be32(&gur->rcwsr[4]) &
240 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
241
242 srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
243
244 switch (srds_s1) {
245 case 0x46:
246 case 0x47:
247 lane_to_slot[1] = 2;
248 break;
249 default:
250 break;
251 }
252}
253
254int board_eth_init(bd_t *bis)
255{
256#if defined(CONFIG_FMAN_ENET)
257 int i, idx, lane, slot, interface;
258 struct memac_mdio_info dtsec_mdio_info;
259 struct memac_mdio_info tgec_mdio_info;
260 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
261 u32 srds_s1;
262
263 srds_s1 = in_be32(&gur->rcwsr[4]) &
264 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
265 srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
266
267 initialize_lane_to_slot();
268
269 /* Initialize the mdio_mux array so we can recognize empty elements */
270 for (i = 0; i < NUM_FM_PORTS; i++)
271 mdio_mux[i] = EMI_NONE;
272
273 dtsec_mdio_info.regs =
274 (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
275
276 dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
277
278 /* Register the 1G MDIO bus */
279 fm_memac_mdio_init(bis, &dtsec_mdio_info);
280
281 tgec_mdio_info.regs =
282 (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
283 tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
284
285 /* Register the 10G MDIO bus */
286 fm_memac_mdio_init(bis, &tgec_mdio_info);
287
288 /* Register the muxing front-ends to the MDIO buses */
289 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
290 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
291 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
292 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
293 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
294 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
295 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT5);
296 t1024qds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
297
298 /* Set the two on-board RGMII PHY address */
299 fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY2_ADDR);
300 fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY1_ADDR);
301
302 switch (srds_s1) {
303 case 0xd5:
304 case 0xd6:
305 /* QSGMII in Slot2 */
306 fm_info_set_phy_address(FM1_DTSEC1, 0x8);
307 fm_info_set_phy_address(FM1_DTSEC2, 0x9);
308 fm_info_set_phy_address(FM1_DTSEC3, 0xa);
309 fm_info_set_phy_address(FM1_DTSEC4, 0xb);
310 break;
311 case 0x95:
312 case 0x99:
313 /*
Bin Meng75574052016-02-05 19:30:11 -0800314 * XFI does not need a PHY to work, but to avoid U-Boot use
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800315 * default PHY address which is zero to a MAC when it found
316 * a MAC has no PHY address, we give a PHY address to XFI
317 * MAC, and should not use a real XAUI PHY address, since
318 * MDIO can access it successfully, and then MDIO thinks the
319 * XAUI card is used for the XFI MAC, which will cause error.
320 */
321 fm_info_set_phy_address(FM1_10GEC1, 4);
322 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
323 break;
324 case 0x6f:
325 /* SGMII in Slot3, Slot4, Slot5 */
326 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_AQ_PHY_ADDR_S5);
327 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_AQ_PHY_ADDR_S4);
328 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_PORT1_PHY_ADDR);
329 break;
330 case 0x7f:
331 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_AQ_PHY_ADDR_S5);
332 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_AQ_PHY_ADDR_S4);
333 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_AQ_PHY_ADDR_S3);
334 break;
335 case 0x47:
336 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
337 break;
338 case 0x77:
339 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
340 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_AQ_PHY_ADDR_S3);
341 break;
342 case 0x5a:
343 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
344 break;
345 case 0x6a:
346 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
347 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_PORT1_PHY_ADDR);
348 break;
349 case 0x5b:
350 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
351 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
352 break;
353 case 0x6b:
354 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
355 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
356 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_PORT1_PHY_ADDR);
357 break;
358 default:
359 break;
360 }
361
362 for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
363 idx = i - FM1_DTSEC1;
364 interface = fm_info_get_enet_if(i);
365 switch (interface) {
366 case PHY_INTERFACE_MODE_SGMII:
367 case PHY_INTERFACE_MODE_SGMII_2500:
368 case PHY_INTERFACE_MODE_QSGMII:
369 if (interface == PHY_INTERFACE_MODE_SGMII) {
370 lane = serdes_get_first_lane(FSL_SRDS_1,
371 SGMII_FM1_DTSEC1 + idx);
372 } else if (interface == PHY_INTERFACE_MODE_SGMII_2500) {
373 lane = serdes_get_first_lane(FSL_SRDS_1,
374 SGMII_2500_FM1_DTSEC1 + idx);
375 } else {
376 lane = serdes_get_first_lane(FSL_SRDS_1,
377 QSGMII_FM1_A);
378 }
379
380 if (lane < 0)
381 break;
382
383 slot = lane_to_slot[lane];
384 debug("FM1@DTSEC%u expects SGMII in slot %u\n",
385 idx + 1, slot);
386 if (QIXIS_READ(present2) & (1 << (slot - 1)))
387 fm_disable_port(i);
388
389 switch (slot) {
390 case 2:
391 mdio_mux[i] = EMI1_SLOT2;
392 fm_info_set_mdio(i, mii_dev_for_muxval(
393 mdio_mux[i]));
394 break;
395 case 3:
396 mdio_mux[i] = EMI1_SLOT3;
397 fm_info_set_mdio(i, mii_dev_for_muxval(
398 mdio_mux[i]));
399 break;
400 case 4:
401 mdio_mux[i] = EMI1_SLOT4;
402 fm_info_set_mdio(i, mii_dev_for_muxval(
403 mdio_mux[i]));
404 break;
405 case 5:
406 mdio_mux[i] = EMI1_SLOT5;
407 fm_info_set_mdio(i, mii_dev_for_muxval(
408 mdio_mux[i]));
409 break;
410 }
411 break;
412 case PHY_INTERFACE_MODE_RGMII:
413 if (i == FM1_DTSEC3)
414 mdio_mux[i] = EMI1_RGMII2;
415 else if (i == FM1_DTSEC4)
416 mdio_mux[i] = EMI1_RGMII1;
417 fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
418 break;
419 default:
420 break;
421 }
422 }
423
424 for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
425 idx = i - FM1_10GEC1;
426 switch (fm_info_get_enet_if(i)) {
427 case PHY_INTERFACE_MODE_XGMII:
428 lane = serdes_get_first_lane(FSL_SRDS_1,
429 XFI_FM1_MAC1 + idx);
430 if (lane < 0)
431 break;
432 mdio_mux[i] = EMI2;
433 fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
434 break;
435 default:
436 break;
437 }
438 }
439
440 cpu_eth_init(bis);
441#endif /* CONFIG_FMAN_ENET */
442
443 return pci_eth_init(bis);
444}