blob: 871d066d6812fb7ac4716c0be8665fcadf5d1071 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00002/*
3 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00004 */
5
6#include <common.h>
Simon Glass2dc9c342020-05-10 11:40:01 -06007#include <image.h>
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00008#include <asm/processor.h>
9#include <asm/mmu.h>
10#include <asm/cache.h>
11#include <asm/immap_85xx.h>
12#include <asm/io.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060013#include <env.h>
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000014#include <miiphy.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090015#include <linux/libfdt.h>
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000016#include <fdt_support.h>
17#include <fsl_mdio.h>
18#include <tsec.h>
Ashish Kumarc4570202014-10-07 18:02:23 +053019#include <jffs2/load_kernel.h>
20#include <mtd_node.h>
21#include <flash.h>
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000022#include <netdev.h>
23
24
25DECLARE_GLOBAL_DATA_PTR;
26
27int board_early_init_f(void)
28{
29 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
30
31 clrbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_CTS_B0_GPIO42);
32 setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_CTS_B0_DSP_TMS);
33
34 clrbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_RTS_B0_GPIO43);
35 setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_RTS_B0_DSP_TCK |
36 MPC85xx_PMUXCR2_UART_CTS_B1_SIM_PD);
37 setbits_be32(&gur->halt_req_mask, HALTED_TO_HALT_REQ_MASK_0);
38 clrsetbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_IFC_AD_GPIO_MASK |
39 MPC85xx_PMUXCR_IFC_AD17_GPO_MASK,
40 MPC85xx_PMUXCR_IFC_AD_GPIO |
41 MPC85xx_PMUXCR_IFC_AD17_GPO | MPC85xx_PMUXCR_SDHC_USIM);
42
43 return 0;
44}
45
46int checkboard(void)
47{
48 struct cpu_type *cpu;
49
Simon Glassa8b57392012-12-13 20:48:48 +000050 cpu = gd->arch.cpu;
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000051 printf("Board: %sRDB\n", cpu->name);
52
53 return 0;
54}
55
56#if defined(CONFIG_OF_BOARD_SETUP)
Ashish Kumarc4570202014-10-07 18:02:23 +053057#ifdef CONFIG_FDT_FIXUP_PARTITIONS
Masahiro Yamada20ead6f2018-07-19 16:28:23 +090058static const struct node_info nodes[] = {
Ashish Kumarc4570202014-10-07 18:02:23 +053059 { "fsl,ifc-nand", MTD_DEV_TYPE_NAND, },
60};
61#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -060062int ft_board_setup(void *blob, bd_t *bd)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000063{
64 phys_addr_t base;
65 phys_size_t size;
66
67 ft_cpu_setup(blob, bd);
68
Simon Glassda1a1342017-08-03 12:22:15 -060069 base = env_get_bootm_low();
70 size = env_get_bootm_size();
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000071
72 fdt_fixup_memory(blob, (u64)base, (u64)size);
Ashish Kumarc4570202014-10-07 18:02:23 +053073#ifdef CONFIG_FDT_FIXUP_PARTITIONS
74 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
75#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000076
Sriram Dash9fd465c2016-09-16 17:12:15 +053077 fsl_fdt_fixup_dr_usb(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -060078
79 return 0;
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000080}
81#endif