blob: 1924f041d292e99d5d0e90ec70cf02f29d234c29 [file] [log] [blame]
Sricharan62a86502011-11-15 09:50:00 -05001/*
2 * OMAP44xx EMIF header
3 *
4 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 *
6 * Aneesh V <aneesh@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef _EMIF_H_
14#define _EMIF_H_
15#include <asm/types.h>
16#include <common.h>
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053017#include <asm/io.h>
Sricharan62a86502011-11-15 09:50:00 -050018
19/* Base address */
20#define EMIF1_BASE 0x4c000000
21#define EMIF2_BASE 0x4d000000
22
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053023#define EMIF_4D 0x4
24#define EMIF_4D5 0x5
25
Tom Rini3fd44562012-07-03 08:51:34 -070026/* Registers shifts, masks and values */
Sricharan62a86502011-11-15 09:50:00 -050027
28/* EMIF_MOD_ID_REV */
29#define EMIF_REG_SCHEME_SHIFT 30
30#define EMIF_REG_SCHEME_MASK (0x3 << 30)
31#define EMIF_REG_MODULE_ID_SHIFT 16
32#define EMIF_REG_MODULE_ID_MASK (0xfff << 16)
33#define EMIF_REG_RTL_VERSION_SHIFT 11
34#define EMIF_REG_RTL_VERSION_MASK (0x1f << 11)
35#define EMIF_REG_MAJOR_REVISION_SHIFT 8
36#define EMIF_REG_MAJOR_REVISION_MASK (0x7 << 8)
37#define EMIF_REG_MINOR_REVISION_SHIFT 0
38#define EMIF_REG_MINOR_REVISION_MASK (0x3f << 0)
39
40/* STATUS */
41#define EMIF_REG_BE_SHIFT 31
42#define EMIF_REG_BE_MASK (1 << 31)
43#define EMIF_REG_DUAL_CLK_MODE_SHIFT 30
44#define EMIF_REG_DUAL_CLK_MODE_MASK (1 << 30)
45#define EMIF_REG_FAST_INIT_SHIFT 29
46#define EMIF_REG_FAST_INIT_MASK (1 << 29)
Lokesh Vutla979d2c32015-06-03 14:43:21 +053047#define EMIF_REG_LEVLING_TO_SHIFT 4
48#define EMIF_REG_LEVELING_TO_MASK (7 << 4)
Sricharan62a86502011-11-15 09:50:00 -050049#define EMIF_REG_PHY_DLL_READY_SHIFT 2
50#define EMIF_REG_PHY_DLL_READY_MASK (1 << 2)
51
52/* SDRAM_CONFIG */
53#define EMIF_REG_SDRAM_TYPE_SHIFT 29
54#define EMIF_REG_SDRAM_TYPE_MASK (0x7 << 29)
Tom Rini3fd44562012-07-03 08:51:34 -070055#define EMIF_REG_SDRAM_TYPE_DDR1 0
56#define EMIF_REG_SDRAM_TYPE_LPDDR1 1
57#define EMIF_REG_SDRAM_TYPE_DDR2 2
58#define EMIF_REG_SDRAM_TYPE_DDR3 3
59#define EMIF_REG_SDRAM_TYPE_LPDDR2_S4 4
60#define EMIF_REG_SDRAM_TYPE_LPDDR2_S2 5
Sricharan62a86502011-11-15 09:50:00 -050061#define EMIF_REG_IBANK_POS_SHIFT 27
62#define EMIF_REG_IBANK_POS_MASK (0x3 << 27)
63#define EMIF_REG_DDR_TERM_SHIFT 24
64#define EMIF_REG_DDR_TERM_MASK (0x7 << 24)
65#define EMIF_REG_DDR2_DDQS_SHIFT 23
66#define EMIF_REG_DDR2_DDQS_MASK (1 << 23)
67#define EMIF_REG_DYN_ODT_SHIFT 21
68#define EMIF_REG_DYN_ODT_MASK (0x3 << 21)
69#define EMIF_REG_DDR_DISABLE_DLL_SHIFT 20
70#define EMIF_REG_DDR_DISABLE_DLL_MASK (1 << 20)
71#define EMIF_REG_SDRAM_DRIVE_SHIFT 18
72#define EMIF_REG_SDRAM_DRIVE_MASK (0x3 << 18)
73#define EMIF_REG_CWL_SHIFT 16
74#define EMIF_REG_CWL_MASK (0x3 << 16)
75#define EMIF_REG_NARROW_MODE_SHIFT 14
76#define EMIF_REG_NARROW_MODE_MASK (0x3 << 14)
77#define EMIF_REG_CL_SHIFT 10
78#define EMIF_REG_CL_MASK (0xf << 10)
79#define EMIF_REG_ROWSIZE_SHIFT 7
80#define EMIF_REG_ROWSIZE_MASK (0x7 << 7)
81#define EMIF_REG_IBANK_SHIFT 4
82#define EMIF_REG_IBANK_MASK (0x7 << 4)
83#define EMIF_REG_EBANK_SHIFT 3
84#define EMIF_REG_EBANK_MASK (1 << 3)
85#define EMIF_REG_PAGESIZE_SHIFT 0
86#define EMIF_REG_PAGESIZE_MASK (0x7 << 0)
87
88/* SDRAM_CONFIG_2 */
89#define EMIF_REG_CS1NVMEN_SHIFT 30
90#define EMIF_REG_CS1NVMEN_MASK (1 << 30)
91#define EMIF_REG_EBANK_POS_SHIFT 27
92#define EMIF_REG_EBANK_POS_MASK (1 << 27)
93#define EMIF_REG_RDBNUM_SHIFT 4
94#define EMIF_REG_RDBNUM_MASK (0x3 << 4)
95#define EMIF_REG_RDBSIZE_SHIFT 0
96#define EMIF_REG_RDBSIZE_MASK (0x7 << 0)
97
98/* SDRAM_REF_CTRL */
99#define EMIF_REG_INITREF_DIS_SHIFT 31
100#define EMIF_REG_INITREF_DIS_MASK (1 << 31)
101#define EMIF_REG_SRT_SHIFT 29
102#define EMIF_REG_SRT_MASK (1 << 29)
103#define EMIF_REG_ASR_SHIFT 28
104#define EMIF_REG_ASR_MASK (1 << 28)
105#define EMIF_REG_PASR_SHIFT 24
106#define EMIF_REG_PASR_MASK (0x7 << 24)
107#define EMIF_REG_REFRESH_RATE_SHIFT 0
108#define EMIF_REG_REFRESH_RATE_MASK (0xffff << 0)
109
110/* SDRAM_REF_CTRL_SHDW */
111#define EMIF_REG_REFRESH_RATE_SHDW_SHIFT 0
112#define EMIF_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0)
113
114/* SDRAM_TIM_1 */
115#define EMIF_REG_T_RP_SHIFT 25
116#define EMIF_REG_T_RP_MASK (0xf << 25)
117#define EMIF_REG_T_RCD_SHIFT 21
118#define EMIF_REG_T_RCD_MASK (0xf << 21)
119#define EMIF_REG_T_WR_SHIFT 17
120#define EMIF_REG_T_WR_MASK (0xf << 17)
121#define EMIF_REG_T_RAS_SHIFT 12
122#define EMIF_REG_T_RAS_MASK (0x1f << 12)
123#define EMIF_REG_T_RC_SHIFT 6
124#define EMIF_REG_T_RC_MASK (0x3f << 6)
125#define EMIF_REG_T_RRD_SHIFT 3
126#define EMIF_REG_T_RRD_MASK (0x7 << 3)
127#define EMIF_REG_T_WTR_SHIFT 0
128#define EMIF_REG_T_WTR_MASK (0x7 << 0)
129
130/* SDRAM_TIM_1_SHDW */
131#define EMIF_REG_T_RP_SHDW_SHIFT 25
132#define EMIF_REG_T_RP_SHDW_MASK (0xf << 25)
133#define EMIF_REG_T_RCD_SHDW_SHIFT 21
134#define EMIF_REG_T_RCD_SHDW_MASK (0xf << 21)
135#define EMIF_REG_T_WR_SHDW_SHIFT 17
136#define EMIF_REG_T_WR_SHDW_MASK (0xf << 17)
137#define EMIF_REG_T_RAS_SHDW_SHIFT 12
138#define EMIF_REG_T_RAS_SHDW_MASK (0x1f << 12)
139#define EMIF_REG_T_RC_SHDW_SHIFT 6
140#define EMIF_REG_T_RC_SHDW_MASK (0x3f << 6)
141#define EMIF_REG_T_RRD_SHDW_SHIFT 3
142#define EMIF_REG_T_RRD_SHDW_MASK (0x7 << 3)
143#define EMIF_REG_T_WTR_SHDW_SHIFT 0
144#define EMIF_REG_T_WTR_SHDW_MASK (0x7 << 0)
145
146/* SDRAM_TIM_2 */
147#define EMIF_REG_T_XP_SHIFT 28
148#define EMIF_REG_T_XP_MASK (0x7 << 28)
149#define EMIF_REG_T_ODT_SHIFT 25
150#define EMIF_REG_T_ODT_MASK (0x7 << 25)
151#define EMIF_REG_T_XSNR_SHIFT 16
152#define EMIF_REG_T_XSNR_MASK (0x1ff << 16)
153#define EMIF_REG_T_XSRD_SHIFT 6
154#define EMIF_REG_T_XSRD_MASK (0x3ff << 6)
155#define EMIF_REG_T_RTP_SHIFT 3
156#define EMIF_REG_T_RTP_MASK (0x7 << 3)
157#define EMIF_REG_T_CKE_SHIFT 0
158#define EMIF_REG_T_CKE_MASK (0x7 << 0)
159
160/* SDRAM_TIM_2_SHDW */
161#define EMIF_REG_T_XP_SHDW_SHIFT 28
162#define EMIF_REG_T_XP_SHDW_MASK (0x7 << 28)
163#define EMIF_REG_T_ODT_SHDW_SHIFT 25
164#define EMIF_REG_T_ODT_SHDW_MASK (0x7 << 25)
165#define EMIF_REG_T_XSNR_SHDW_SHIFT 16
166#define EMIF_REG_T_XSNR_SHDW_MASK (0x1ff << 16)
167#define EMIF_REG_T_XSRD_SHDW_SHIFT 6
168#define EMIF_REG_T_XSRD_SHDW_MASK (0x3ff << 6)
169#define EMIF_REG_T_RTP_SHDW_SHIFT 3
170#define EMIF_REG_T_RTP_SHDW_MASK (0x7 << 3)
171#define EMIF_REG_T_CKE_SHDW_SHIFT 0
172#define EMIF_REG_T_CKE_SHDW_MASK (0x7 << 0)
173
174/* SDRAM_TIM_3 */
175#define EMIF_REG_T_CKESR_SHIFT 21
176#define EMIF_REG_T_CKESR_MASK (0x7 << 21)
177#define EMIF_REG_ZQ_ZQCS_SHIFT 15
178#define EMIF_REG_ZQ_ZQCS_MASK (0x3f << 15)
179#define EMIF_REG_T_TDQSCKMAX_SHIFT 13
180#define EMIF_REG_T_TDQSCKMAX_MASK (0x3 << 13)
181#define EMIF_REG_T_RFC_SHIFT 4
182#define EMIF_REG_T_RFC_MASK (0x1ff << 4)
183#define EMIF_REG_T_RAS_MAX_SHIFT 0
184#define EMIF_REG_T_RAS_MAX_MASK (0xf << 0)
185
186/* SDRAM_TIM_3_SHDW */
187#define EMIF_REG_T_CKESR_SHDW_SHIFT 21
188#define EMIF_REG_T_CKESR_SHDW_MASK (0x7 << 21)
189#define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT 15
190#define EMIF_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15)
191#define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT 13
192#define EMIF_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13)
193#define EMIF_REG_T_RFC_SHDW_SHIFT 4
194#define EMIF_REG_T_RFC_SHDW_MASK (0x1ff << 4)
195#define EMIF_REG_T_RAS_MAX_SHDW_SHIFT 0
196#define EMIF_REG_T_RAS_MAX_SHDW_MASK (0xf << 0)
197
198/* LPDDR2_NVM_TIM */
199#define EMIF_REG_NVM_T_XP_SHIFT 28
200#define EMIF_REG_NVM_T_XP_MASK (0x7 << 28)
201#define EMIF_REG_NVM_T_WTR_SHIFT 24
202#define EMIF_REG_NVM_T_WTR_MASK (0x7 << 24)
203#define EMIF_REG_NVM_T_RP_SHIFT 20
204#define EMIF_REG_NVM_T_RP_MASK (0xf << 20)
205#define EMIF_REG_NVM_T_WRA_SHIFT 16
206#define EMIF_REG_NVM_T_WRA_MASK (0xf << 16)
207#define EMIF_REG_NVM_T_RRD_SHIFT 8
208#define EMIF_REG_NVM_T_RRD_MASK (0xff << 8)
209#define EMIF_REG_NVM_T_RCDMIN_SHIFT 0
210#define EMIF_REG_NVM_T_RCDMIN_MASK (0xff << 0)
211
212/* LPDDR2_NVM_TIM_SHDW */
213#define EMIF_REG_NVM_T_XP_SHDW_SHIFT 28
214#define EMIF_REG_NVM_T_XP_SHDW_MASK (0x7 << 28)
215#define EMIF_REG_NVM_T_WTR_SHDW_SHIFT 24
216#define EMIF_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24)
217#define EMIF_REG_NVM_T_RP_SHDW_SHIFT 20
218#define EMIF_REG_NVM_T_RP_SHDW_MASK (0xf << 20)
219#define EMIF_REG_NVM_T_WRA_SHDW_SHIFT 16
220#define EMIF_REG_NVM_T_WRA_SHDW_MASK (0xf << 16)
221#define EMIF_REG_NVM_T_RRD_SHDW_SHIFT 8
222#define EMIF_REG_NVM_T_RRD_SHDW_MASK (0xff << 8)
223#define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT 0
224#define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0)
225
226/* PWR_MGMT_CTRL */
227#define EMIF_REG_IDLEMODE_SHIFT 30
228#define EMIF_REG_IDLEMODE_MASK (0x3 << 30)
229#define EMIF_REG_PD_TIM_SHIFT 12
230#define EMIF_REG_PD_TIM_MASK (0xf << 12)
231#define EMIF_REG_DPD_EN_SHIFT 11
232#define EMIF_REG_DPD_EN_MASK (1 << 11)
233#define EMIF_REG_LP_MODE_SHIFT 8
234#define EMIF_REG_LP_MODE_MASK (0x7 << 8)
235#define EMIF_REG_SR_TIM_SHIFT 4
236#define EMIF_REG_SR_TIM_MASK (0xf << 4)
237#define EMIF_REG_CS_TIM_SHIFT 0
238#define EMIF_REG_CS_TIM_MASK (0xf << 0)
239
240/* PWR_MGMT_CTRL_SHDW */
SRICHARAN R7d8e96a2012-03-12 02:25:46 +0000241#define EMIF_REG_PD_TIM_SHDW_SHIFT 12
242#define EMIF_REG_PD_TIM_SHDW_MASK (0xf << 12)
Sricharan62a86502011-11-15 09:50:00 -0500243#define EMIF_REG_SR_TIM_SHDW_SHIFT 4
244#define EMIF_REG_SR_TIM_SHDW_MASK (0xf << 4)
245#define EMIF_REG_CS_TIM_SHDW_SHIFT 0
246#define EMIF_REG_CS_TIM_SHDW_MASK (0xf << 0)
247
248/* LPDDR2_MODE_REG_DATA */
249#define EMIF_REG_VALUE_0_SHIFT 0
250#define EMIF_REG_VALUE_0_MASK (0x7f << 0)
251
252/* LPDDR2_MODE_REG_CFG */
253#define EMIF_REG_CS_SHIFT 31
254#define EMIF_REG_CS_MASK (1 << 31)
255#define EMIF_REG_REFRESH_EN_SHIFT 30
256#define EMIF_REG_REFRESH_EN_MASK (1 << 30)
257#define EMIF_REG_ADDRESS_SHIFT 0
258#define EMIF_REG_ADDRESS_MASK (0xff << 0)
259
260/* OCP_CONFIG */
261#define EMIF_REG_SYS_THRESH_MAX_SHIFT 24
262#define EMIF_REG_SYS_THRESH_MAX_MASK (0xf << 24)
263#define EMIF_REG_MPU_THRESH_MAX_SHIFT 20
264#define EMIF_REG_MPU_THRESH_MAX_MASK (0xf << 20)
265#define EMIF_REG_LL_THRESH_MAX_SHIFT 16
266#define EMIF_REG_LL_THRESH_MAX_MASK (0xf << 16)
267#define EMIF_REG_PR_OLD_COUNT_SHIFT 0
268#define EMIF_REG_PR_OLD_COUNT_MASK (0xff << 0)
269
270/* OCP_CFG_VAL_1 */
271#define EMIF_REG_SYS_BUS_WIDTH_SHIFT 30
272#define EMIF_REG_SYS_BUS_WIDTH_MASK (0x3 << 30)
273#define EMIF_REG_LL_BUS_WIDTH_SHIFT 28
274#define EMIF_REG_LL_BUS_WIDTH_MASK (0x3 << 28)
275#define EMIF_REG_WR_FIFO_DEPTH_SHIFT 8
276#define EMIF_REG_WR_FIFO_DEPTH_MASK (0xff << 8)
277#define EMIF_REG_CMD_FIFO_DEPTH_SHIFT 0
278#define EMIF_REG_CMD_FIFO_DEPTH_MASK (0xff << 0)
279
280/* OCP_CFG_VAL_2 */
281#define EMIF_REG_RREG_FIFO_DEPTH_SHIFT 16
282#define EMIF_REG_RREG_FIFO_DEPTH_MASK (0xff << 16)
283#define EMIF_REG_RSD_FIFO_DEPTH_SHIFT 8
284#define EMIF_REG_RSD_FIFO_DEPTH_MASK (0xff << 8)
285#define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT 0
286#define EMIF_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0)
287
288/* IODFT_TLGC */
289#define EMIF_REG_TLEC_SHIFT 16
290#define EMIF_REG_TLEC_MASK (0xffff << 16)
291#define EMIF_REG_MT_SHIFT 14
292#define EMIF_REG_MT_MASK (1 << 14)
293#define EMIF_REG_ACT_CAP_EN_SHIFT 13
294#define EMIF_REG_ACT_CAP_EN_MASK (1 << 13)
295#define EMIF_REG_OPG_LD_SHIFT 12
296#define EMIF_REG_OPG_LD_MASK (1 << 12)
297#define EMIF_REG_RESET_PHY_SHIFT 10
298#define EMIF_REG_RESET_PHY_MASK (1 << 10)
299#define EMIF_REG_MMS_SHIFT 8
300#define EMIF_REG_MMS_MASK (1 << 8)
301#define EMIF_REG_MC_SHIFT 4
302#define EMIF_REG_MC_MASK (0x3 << 4)
303#define EMIF_REG_PC_SHIFT 1
304#define EMIF_REG_PC_MASK (0x7 << 1)
305#define EMIF_REG_TM_SHIFT 0
306#define EMIF_REG_TM_MASK (1 << 0)
307
308/* IODFT_CTRL_MISR_RSLT */
309#define EMIF_REG_DQM_TLMR_SHIFT 16
310#define EMIF_REG_DQM_TLMR_MASK (0x3ff << 16)
311#define EMIF_REG_CTL_TLMR_SHIFT 0
312#define EMIF_REG_CTL_TLMR_MASK (0x7ff << 0)
313
314/* IODFT_ADDR_MISR_RSLT */
315#define EMIF_REG_ADDR_TLMR_SHIFT 0
316#define EMIF_REG_ADDR_TLMR_MASK (0x1fffff << 0)
317
318/* IODFT_DATA_MISR_RSLT_1 */
319#define EMIF_REG_DATA_TLMR_31_0_SHIFT 0
320#define EMIF_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0)
321
322/* IODFT_DATA_MISR_RSLT_2 */
323#define EMIF_REG_DATA_TLMR_63_32_SHIFT 0
324#define EMIF_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0)
325
326/* IODFT_DATA_MISR_RSLT_3 */
327#define EMIF_REG_DATA_TLMR_66_64_SHIFT 0
328#define EMIF_REG_DATA_TLMR_66_64_MASK (0x7 << 0)
329
330/* PERF_CNT_1 */
331#define EMIF_REG_COUNTER1_SHIFT 0
332#define EMIF_REG_COUNTER1_MASK (0xffffffff << 0)
333
334/* PERF_CNT_2 */
335#define EMIF_REG_COUNTER2_SHIFT 0
336#define EMIF_REG_COUNTER2_MASK (0xffffffff << 0)
337
338/* PERF_CNT_CFG */
339#define EMIF_REG_CNTR2_MCONNID_EN_SHIFT 31
340#define EMIF_REG_CNTR2_MCONNID_EN_MASK (1 << 31)
341#define EMIF_REG_CNTR2_REGION_EN_SHIFT 30
342#define EMIF_REG_CNTR2_REGION_EN_MASK (1 << 30)
343#define EMIF_REG_CNTR2_CFG_SHIFT 16
344#define EMIF_REG_CNTR2_CFG_MASK (0xf << 16)
345#define EMIF_REG_CNTR1_MCONNID_EN_SHIFT 15
346#define EMIF_REG_CNTR1_MCONNID_EN_MASK (1 << 15)
347#define EMIF_REG_CNTR1_REGION_EN_SHIFT 14
348#define EMIF_REG_CNTR1_REGION_EN_MASK (1 << 14)
349#define EMIF_REG_CNTR1_CFG_SHIFT 0
350#define EMIF_REG_CNTR1_CFG_MASK (0xf << 0)
351
352/* PERF_CNT_SEL */
353#define EMIF_REG_MCONNID2_SHIFT 24
354#define EMIF_REG_MCONNID2_MASK (0xff << 24)
355#define EMIF_REG_REGION_SEL2_SHIFT 16
356#define EMIF_REG_REGION_SEL2_MASK (0x3 << 16)
357#define EMIF_REG_MCONNID1_SHIFT 8
358#define EMIF_REG_MCONNID1_MASK (0xff << 8)
359#define EMIF_REG_REGION_SEL1_SHIFT 0
360#define EMIF_REG_REGION_SEL1_MASK (0x3 << 0)
361
362/* PERF_CNT_TIM */
363#define EMIF_REG_TOTAL_TIME_SHIFT 0
364#define EMIF_REG_TOTAL_TIME_MASK (0xffffffff << 0)
365
366/* READ_IDLE_CTRL */
367#define EMIF_REG_READ_IDLE_LEN_SHIFT 16
368#define EMIF_REG_READ_IDLE_LEN_MASK (0xf << 16)
369#define EMIF_REG_READ_IDLE_INTERVAL_SHIFT 0
370#define EMIF_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0)
371
372/* READ_IDLE_CTRL_SHDW */
373#define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT 16
374#define EMIF_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16)
375#define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0
376#define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0)
377
378/* IRQ_EOI */
379#define EMIF_REG_EOI_SHIFT 0
380#define EMIF_REG_EOI_MASK (1 << 0)
381
382/* IRQSTATUS_RAW_SYS */
383#define EMIF_REG_DNV_SYS_SHIFT 2
384#define EMIF_REG_DNV_SYS_MASK (1 << 2)
385#define EMIF_REG_TA_SYS_SHIFT 1
386#define EMIF_REG_TA_SYS_MASK (1 << 1)
387#define EMIF_REG_ERR_SYS_SHIFT 0
388#define EMIF_REG_ERR_SYS_MASK (1 << 0)
389
390/* IRQSTATUS_RAW_LL */
391#define EMIF_REG_DNV_LL_SHIFT 2
392#define EMIF_REG_DNV_LL_MASK (1 << 2)
393#define EMIF_REG_TA_LL_SHIFT 1
394#define EMIF_REG_TA_LL_MASK (1 << 1)
395#define EMIF_REG_ERR_LL_SHIFT 0
396#define EMIF_REG_ERR_LL_MASK (1 << 0)
397
398/* IRQSTATUS_SYS */
399
400/* IRQSTATUS_LL */
401
402/* IRQENABLE_SET_SYS */
403#define EMIF_REG_EN_DNV_SYS_SHIFT 2
404#define EMIF_REG_EN_DNV_SYS_MASK (1 << 2)
405#define EMIF_REG_EN_TA_SYS_SHIFT 1
406#define EMIF_REG_EN_TA_SYS_MASK (1 << 1)
407#define EMIF_REG_EN_ERR_SYS_SHIFT 0
408#define EMIF_REG_EN_ERR_SYS_MASK (1 << 0)
409
410/* IRQENABLE_SET_LL */
411#define EMIF_REG_EN_DNV_LL_SHIFT 2
412#define EMIF_REG_EN_DNV_LL_MASK (1 << 2)
413#define EMIF_REG_EN_TA_LL_SHIFT 1
414#define EMIF_REG_EN_TA_LL_MASK (1 << 1)
415#define EMIF_REG_EN_ERR_LL_SHIFT 0
416#define EMIF_REG_EN_ERR_LL_MASK (1 << 0)
417
418/* IRQENABLE_CLR_SYS */
419
420/* IRQENABLE_CLR_LL */
421
422/* ZQ_CONFIG */
423#define EMIF_REG_ZQ_CS1EN_SHIFT 31
424#define EMIF_REG_ZQ_CS1EN_MASK (1 << 31)
425#define EMIF_REG_ZQ_CS0EN_SHIFT 30
426#define EMIF_REG_ZQ_CS0EN_MASK (1 << 30)
427#define EMIF_REG_ZQ_DUALCALEN_SHIFT 29
428#define EMIF_REG_ZQ_DUALCALEN_MASK (1 << 29)
429#define EMIF_REG_ZQ_SFEXITEN_SHIFT 28
430#define EMIF_REG_ZQ_SFEXITEN_MASK (1 << 28)
431#define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT 18
432#define EMIF_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18)
433#define EMIF_REG_ZQ_ZQCL_MULT_SHIFT 16
434#define EMIF_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16)
435#define EMIF_REG_ZQ_REFINTERVAL_SHIFT 0
436#define EMIF_REG_ZQ_REFINTERVAL_MASK (0xffff << 0)
437
438/* TEMP_ALERT_CONFIG */
439#define EMIF_REG_TA_CS1EN_SHIFT 31
440#define EMIF_REG_TA_CS1EN_MASK (1 << 31)
441#define EMIF_REG_TA_CS0EN_SHIFT 30
442#define EMIF_REG_TA_CS0EN_MASK (1 << 30)
443#define EMIF_REG_TA_SFEXITEN_SHIFT 28
444#define EMIF_REG_TA_SFEXITEN_MASK (1 << 28)
445#define EMIF_REG_TA_DEVWDT_SHIFT 26
446#define EMIF_REG_TA_DEVWDT_MASK (0x3 << 26)
447#define EMIF_REG_TA_DEVCNT_SHIFT 24
448#define EMIF_REG_TA_DEVCNT_MASK (0x3 << 24)
449#define EMIF_REG_TA_REFINTERVAL_SHIFT 0
450#define EMIF_REG_TA_REFINTERVAL_MASK (0x3fffff << 0)
451
452/* OCP_ERR_LOG */
453#define EMIF_REG_MADDRSPACE_SHIFT 14
454#define EMIF_REG_MADDRSPACE_MASK (0x3 << 14)
455#define EMIF_REG_MBURSTSEQ_SHIFT 11
456#define EMIF_REG_MBURSTSEQ_MASK (0x7 << 11)
457#define EMIF_REG_MCMD_SHIFT 8
458#define EMIF_REG_MCMD_MASK (0x7 << 8)
459#define EMIF_REG_MCONNID_SHIFT 0
460#define EMIF_REG_MCONNID_MASK (0xff << 0)
461
462/* DDR_PHY_CTRL_1 */
463#define EMIF_REG_DDR_PHY_CTRL_1_SHIFT 4
464#define EMIF_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4)
465#define EMIF_REG_READ_LATENCY_SHIFT 0
466#define EMIF_REG_READ_LATENCY_MASK (0xf << 0)
467#define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4
468#define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4)
469#define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12
470#define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12)
471
472/* DDR_PHY_CTRL_1_SHDW */
473#define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4
474#define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4)
475#define EMIF_REG_READ_LATENCY_SHDW_SHIFT 0
476#define EMIF_REG_READ_LATENCY_SHDW_MASK (0xf << 0)
477#define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4
478#define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4)
479#define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
480#define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12)
Lokesh Vutlaa3019e02016-03-05 17:32:30 +0530481#define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_SHIFT 25
482#define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_MASK (1 << 25)
483#define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_SHIFT 26
484#define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_MASK (1 << 26)
485#define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_SHIFT 27
486#define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_MASK (1 << 27)
Sricharan62a86502011-11-15 09:50:00 -0500487
488/* DDR_PHY_CTRL_2 */
489#define EMIF_REG_DDR_PHY_CTRL_2_SHIFT 0
490#define EMIF_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0)
491
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000492/*EMIF_READ_WRITE_LEVELING_CONTROL*/
493#define EMIF_REG_RDWRLVLFULL_START_SHIFT 31
494#define EMIF_REG_RDWRLVLFULL_START_MASK (1 << 31)
495#define EMIF_REG_RDWRLVLINC_PRE_SHIFT 24
496#define EMIF_REG_RDWRLVLINC_PRE_MASK (0x7F << 24)
497#define EMIF_REG_RDLVLINC_INT_SHIFT 16
498#define EMIF_REG_RDLVLINC_INT_MASK (0xFF << 16)
499#define EMIF_REG_RDLVLGATEINC_INT_SHIFT 8
500#define EMIF_REG_RDLVLGATEINC_INT_MASK (0xFF << 8)
501#define EMIF_REG_WRLVLINC_INT_SHIFT 0
502#define EMIF_REG_WRLVLINC_INT_MASK (0xFF << 0)
503
504/*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
505#define EMIF_REG_RDWRLVL_EN_SHIFT 31
506#define EMIF_REG_RDWRLVL_EN_MASK (1 << 31)
507#define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT 24
508#define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK (0x7F << 24)
509#define EMIF_REG_RDLVLINC_RMP_INT_SHIFT 16
510#define EMIF_REG_RDLVLINC_RMP_INT_MASK (0xFF << 16)
511#define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT 8
512#define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK (0xFF << 8)
513#define EMIF_REG_WRLVLINC_RMP_INT_SHIFT 0
514#define EMIF_REG_WRLVLINC_RMP_INT_MASK (0xFF << 0)
515
516/*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
517#define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT 0
518#define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK (0x1FFF << 0)
519
Lokesh Vutla979d2c32015-06-03 14:43:21 +0530520/* EMIF_PHY_CTRL_36 */
521#define EMIF_REG_PHY_FIFO_WE_IN_MISALINED_CLR (1 << 8)
522
523#define PHY_RDDQS_RATIO_REGS 5
524#define PHY_FIFO_WE_SLAVE_RATIO_REGS 5
525#define PHY_REG_WR_DQ_SLAVE_RATIO_REGS 10
526
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000527/*Leveling Fields */
528#define DDR3_WR_LVL_INT 0x73
529#define DDR3_RD_LVL_INT 0x33
530#define DDR3_RD_LVL_GATE_INT 0x59
531#define RD_RW_LVL_INC_PRE 0x0
532#define DDR3_FULL_LVL (1 << EMIF_REG_RDWRLVL_EN_SHIFT)
533
534#define DDR3_INC_LVL ((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT) \
535 | (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
536 | (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT) \
537 | (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
538
539#define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES 0x0000C1A7
540#define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES 0x000001A7
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000541#define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000542
Sricharan62a86502011-11-15 09:50:00 -0500543/* DMM */
544#define DMM_BASE 0x4E000040
545
546/* Memory Adapter */
547#define MA_BASE 0x482AF040
Lokesh Vutla8a9d41a2016-03-05 17:32:31 +0530548#define MA_PRIORITY 0x482A2000
549#define MA_HIMEM_INTERLEAVE_UN_SHIFT 8
550#define MA_HIMEM_INTERLEAVE_UN_MASK (1 << 8)
Sricharan62a86502011-11-15 09:50:00 -0500551
552/* DMM_LISA_MAP */
553#define EMIF_SYS_ADDR_SHIFT 24
554#define EMIF_SYS_ADDR_MASK (0xff << 24)
555#define EMIF_SYS_SIZE_SHIFT 20
556#define EMIF_SYS_SIZE_MASK (0x7 << 20)
557#define EMIF_SDRC_INTL_SHIFT 18
558#define EMIF_SDRC_INTL_MASK (0x3 << 18)
559#define EMIF_SDRC_ADDRSPC_SHIFT 16
560#define EMIF_SDRC_ADDRSPC_MASK (0x3 << 16)
561#define EMIF_SDRC_MAP_SHIFT 8
562#define EMIF_SDRC_MAP_MASK (0x3 << 8)
563#define EMIF_SDRC_ADDR_SHIFT 0
564#define EMIF_SDRC_ADDR_MASK (0xff << 0)
565
566/* DMM_LISA_MAP fields */
567#define DMM_SDRC_MAP_UNMAPPED 0
568#define DMM_SDRC_MAP_EMIF1_ONLY 1
569#define DMM_SDRC_MAP_EMIF2_ONLY 2
570#define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3
571
572#define DMM_SDRC_INTL_NONE 0
573#define DMM_SDRC_INTL_128B 1
574#define DMM_SDRC_INTL_256B 2
575#define DMM_SDRC_INTL_512 3
576
577#define DMM_SDRC_ADDR_SPC_SDRAM 0
578#define DMM_SDRC_ADDR_SPC_NVM 1
579#define DMM_SDRC_ADDR_SPC_INVALID 2
580
581#define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\
582 (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
583 (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
584 (DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
585 (CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
586
587#define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\
588 (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
589 (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
590 (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
591
592#define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\
593 (DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
594 (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
595 (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
596
597/* Trap for invalid TILER PAT entries */
598#define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\
599 (0 << EMIF_SDRC_ADDR_SHIFT) |\
600 (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
601 (DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
602 (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
603 (0xFF << EMIF_SYS_ADDR_SHIFT))
604
SRICHARAN R3d534962012-03-12 02:25:37 +0000605#define EMIF_EXT_PHY_CTRL_TIMING_REG 0x5
Sricharan62a86502011-11-15 09:50:00 -0500606
Lokesh Vutlaa6858b42017-12-29 11:47:48 +0530607/* EMIF ECC CTRL reg */
608#define EMIF_ECC_CTRL_REG_ECC_EN_SHIFT 31
609#define EMIF_ECC_CTRL_REG_ECC_EN_MASK (1 << 31)
610#define EMIF_ECC_CTRL_REG_ECC_ADDR_RGN_PROT_SHIFT 30
611#define EMIF_ECC_CTRL_REG_ECC_ADDR_RGN_PROT_MASK (1 << 30)
612#define EMIF_ECC_CTRL_REG_ECC_VERIFY_DIS_SHIFT 29
613#define EMIF_ECC_CTRL_REG_ECC_VERIFY_DIS_MASK (1 << 29)
614#define EMIF_ECC_REG_RMW_EN_SHIFT 28
615#define EMIF_ECC_REG_RMW_EN_MASK (1 << 28)
616#define EMIF_ECC_REG_ECC_ADDR_RGN_2_EN_SHIFT 1
617#define EMIF_ECC_REG_ECC_ADDR_RGN_2_EN_MASK (1 << 1)
618#define EMIF_ECC_REG_ECC_ADDR_RGN_1_EN_SHIFT 0
619#define EMIF_ECC_REG_ECC_ADDR_RGN_1_EN_MASK (1 << 0)
620
621/* EMIF ECC ADDRESS RANGE */
622#define EMIF_ECC_REG_ECC_END_ADDR_SHIFT 16
623#define EMIF_ECC_REG_ECC_END_ADDR_MASK (0xffff << 16)
624#define EMIF_ECC_REG_ECC_START_ADDR_SHIFT 0
625#define EMIF_ECC_REG_ECC_START_ADDR_MASK (0xffff << 0)
626
627/* EMIF_SYSTEM_OCP_INTERRUPT_RAW_STATUS */
628#define EMIF_INT_ONEBIT_ECC_ERR_SYS_SHIFT 5
629#define EMIF_INT_ONEBIT_ECC_ERR_SYS_MASK (1 << 5)
630#define EMIF_INT_TWOBIT_ECC_ERR_SYS_SHIFT 4
631#define EMIF_INT_TWOBIT_ECC_ERR_SYS_MASK (1 << 4)
632#define EMIF_INT_WR_ECC_ERR_SYS_SHIFT 3
633#define EMIF_INT_WR_ECC_ERR_SYS_MASK (1 << 3)
634
Sricharan62a86502011-11-15 09:50:00 -0500635/* Reg mapping structure */
636struct emif_reg_struct {
637 u32 emif_mod_id_rev;
638 u32 emif_status;
639 u32 emif_sdram_config;
640 u32 emif_lpddr2_nvm_config;
641 u32 emif_sdram_ref_ctrl;
642 u32 emif_sdram_ref_ctrl_shdw;
643 u32 emif_sdram_tim_1;
644 u32 emif_sdram_tim_1_shdw;
645 u32 emif_sdram_tim_2;
646 u32 emif_sdram_tim_2_shdw;
647 u32 emif_sdram_tim_3;
648 u32 emif_sdram_tim_3_shdw;
649 u32 emif_lpddr2_nvm_tim;
650 u32 emif_lpddr2_nvm_tim_shdw;
651 u32 emif_pwr_mgmt_ctrl;
652 u32 emif_pwr_mgmt_ctrl_shdw;
653 u32 emif_lpddr2_mode_reg_data;
654 u32 padding1[1];
655 u32 emif_lpddr2_mode_reg_data_es2;
656 u32 padding11[1];
657 u32 emif_lpddr2_mode_reg_cfg;
658 u32 emif_l3_config;
659 u32 emif_l3_cfg_val_1;
660 u32 emif_l3_cfg_val_2;
661 u32 emif_iodft_tlgc;
662 u32 padding2[7];
663 u32 emif_perf_cnt_1;
664 u32 emif_perf_cnt_2;
665 u32 emif_perf_cnt_cfg;
666 u32 emif_perf_cnt_sel;
667 u32 emif_perf_cnt_tim;
668 u32 padding3;
669 u32 emif_read_idlectrl;
670 u32 emif_read_idlectrl_shdw;
671 u32 padding4;
672 u32 emif_irqstatus_raw_sys;
673 u32 emif_irqstatus_raw_ll;
674 u32 emif_irqstatus_sys;
675 u32 emif_irqstatus_ll;
676 u32 emif_irqenable_set_sys;
677 u32 emif_irqenable_set_ll;
678 u32 emif_irqenable_clr_sys;
679 u32 emif_irqenable_clr_ll;
680 u32 padding5;
681 u32 emif_zq_config;
682 u32 emif_temp_alert_config;
683 u32 emif_l3_err_log;
SRICHARAN R3d534962012-03-12 02:25:37 +0000684 u32 emif_rd_wr_lvl_rmp_win;
685 u32 emif_rd_wr_lvl_rmp_ctl;
686 u32 emif_rd_wr_lvl_ctl;
687 u32 padding6[1];
Sricharan62a86502011-11-15 09:50:00 -0500688 u32 emif_ddr_phy_ctrl_1;
689 u32 emif_ddr_phy_ctrl_1_shdw;
690 u32 emif_ddr_phy_ctrl_2;
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500691 u32 padding7[4];
692 u32 emif_prio_class_serv_map;
693 u32 emif_connect_id_serv_1_map;
694 u32 emif_connect_id_serv_2_map;
Lokesh Vutla9a9dc1d2017-12-29 11:47:47 +0530695 u32 padding8;
696 u32 emif_ecc_ctrl_reg;
697 u32 emif_ecc_address_range_1;
698 u32 emif_ecc_address_range_2;
699 u32 padding8_1;
SRICHARAN R3d534962012-03-12 02:25:37 +0000700 u32 emif_rd_wr_exec_thresh;
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500701 u32 emif_cos_config;
Lokesh Vutla9a9dc1d2017-12-29 11:47:47 +0530702#if defined(CONFIG_DRA7XX) || defined(CONFIG_ARCH_KEYSTONE)
703 u32 padding9[2];
704 u32 emif_1b_ecc_err_cnt;
705 u32 emif_1b_ecc_err_thrush;
706 u32 emif_1b_ecc_err_dist_1;
707 u32 emif_1b_ecc_err_addr_log;
708 u32 emif_2b_ecc_err_addr_log;
709 u32 emif_ddr_phy_status[28];
710 u32 padding10[19];
711#else
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500712 u32 padding9[6];
James Doublesin53c723b2014-12-22 16:26:11 -0600713 u32 emif_ddr_phy_status[28];
714 u32 padding10[20];
Lokesh Vutla9a9dc1d2017-12-29 11:47:47 +0530715#endif
SRICHARAN R3d534962012-03-12 02:25:37 +0000716 u32 emif_ddr_ext_phy_ctrl_1;
717 u32 emif_ddr_ext_phy_ctrl_1_shdw;
718 u32 emif_ddr_ext_phy_ctrl_2;
719 u32 emif_ddr_ext_phy_ctrl_2_shdw;
720 u32 emif_ddr_ext_phy_ctrl_3;
721 u32 emif_ddr_ext_phy_ctrl_3_shdw;
722 u32 emif_ddr_ext_phy_ctrl_4;
723 u32 emif_ddr_ext_phy_ctrl_4_shdw;
724 u32 emif_ddr_ext_phy_ctrl_5;
725 u32 emif_ddr_ext_phy_ctrl_5_shdw;
726 u32 emif_ddr_ext_phy_ctrl_6;
727 u32 emif_ddr_ext_phy_ctrl_6_shdw;
728 u32 emif_ddr_ext_phy_ctrl_7;
729 u32 emif_ddr_ext_phy_ctrl_7_shdw;
730 u32 emif_ddr_ext_phy_ctrl_8;
731 u32 emif_ddr_ext_phy_ctrl_8_shdw;
732 u32 emif_ddr_ext_phy_ctrl_9;
733 u32 emif_ddr_ext_phy_ctrl_9_shdw;
734 u32 emif_ddr_ext_phy_ctrl_10;
735 u32 emif_ddr_ext_phy_ctrl_10_shdw;
736 u32 emif_ddr_ext_phy_ctrl_11;
737 u32 emif_ddr_ext_phy_ctrl_11_shdw;
738 u32 emif_ddr_ext_phy_ctrl_12;
739 u32 emif_ddr_ext_phy_ctrl_12_shdw;
740 u32 emif_ddr_ext_phy_ctrl_13;
741 u32 emif_ddr_ext_phy_ctrl_13_shdw;
742 u32 emif_ddr_ext_phy_ctrl_14;
743 u32 emif_ddr_ext_phy_ctrl_14_shdw;
744 u32 emif_ddr_ext_phy_ctrl_15;
745 u32 emif_ddr_ext_phy_ctrl_15_shdw;
746 u32 emif_ddr_ext_phy_ctrl_16;
747 u32 emif_ddr_ext_phy_ctrl_16_shdw;
748 u32 emif_ddr_ext_phy_ctrl_17;
749 u32 emif_ddr_ext_phy_ctrl_17_shdw;
750 u32 emif_ddr_ext_phy_ctrl_18;
751 u32 emif_ddr_ext_phy_ctrl_18_shdw;
752 u32 emif_ddr_ext_phy_ctrl_19;
753 u32 emif_ddr_ext_phy_ctrl_19_shdw;
754 u32 emif_ddr_ext_phy_ctrl_20;
755 u32 emif_ddr_ext_phy_ctrl_20_shdw;
756 u32 emif_ddr_ext_phy_ctrl_21;
757 u32 emif_ddr_ext_phy_ctrl_21_shdw;
758 u32 emif_ddr_ext_phy_ctrl_22;
759 u32 emif_ddr_ext_phy_ctrl_22_shdw;
760 u32 emif_ddr_ext_phy_ctrl_23;
761 u32 emif_ddr_ext_phy_ctrl_23_shdw;
762 u32 emif_ddr_ext_phy_ctrl_24;
763 u32 emif_ddr_ext_phy_ctrl_24_shdw;
James Doublesin53c723b2014-12-22 16:26:11 -0600764 u32 emif_ddr_ext_phy_ctrl_25;
765 u32 emif_ddr_ext_phy_ctrl_25_shdw;
766 u32 emif_ddr_ext_phy_ctrl_26;
767 u32 emif_ddr_ext_phy_ctrl_26_shdw;
768 u32 emif_ddr_ext_phy_ctrl_27;
769 u32 emif_ddr_ext_phy_ctrl_27_shdw;
770 u32 emif_ddr_ext_phy_ctrl_28;
771 u32 emif_ddr_ext_phy_ctrl_28_shdw;
772 u32 emif_ddr_ext_phy_ctrl_29;
773 u32 emif_ddr_ext_phy_ctrl_29_shdw;
774 u32 emif_ddr_ext_phy_ctrl_30;
775 u32 emif_ddr_ext_phy_ctrl_30_shdw;
776 u32 emif_ddr_ext_phy_ctrl_31;
777 u32 emif_ddr_ext_phy_ctrl_31_shdw;
778 u32 emif_ddr_ext_phy_ctrl_32;
779 u32 emif_ddr_ext_phy_ctrl_32_shdw;
780 u32 emif_ddr_ext_phy_ctrl_33;
781 u32 emif_ddr_ext_phy_ctrl_33_shdw;
782 u32 emif_ddr_ext_phy_ctrl_34;
783 u32 emif_ddr_ext_phy_ctrl_34_shdw;
784 u32 emif_ddr_ext_phy_ctrl_35;
785 u32 emif_ddr_ext_phy_ctrl_35_shdw;
786 union {
787 u32 emif_ddr_ext_phy_ctrl_36;
788 u32 emif_ddr_fifo_misaligned_clear_1;
789 };
790 union {
791 u32 emif_ddr_ext_phy_ctrl_36_shdw;
792 u32 emif_ddr_fifo_misaligned_clear_2;
793 };
Sricharan62a86502011-11-15 09:50:00 -0500794};
795
796struct dmm_lisa_map_regs {
797 u32 dmm_lisa_map_0;
798 u32 dmm_lisa_map_1;
799 u32 dmm_lisa_map_2;
800 u32 dmm_lisa_map_3;
Lokesh Vutla8caa56c2013-02-12 21:29:07 +0000801 u8 is_ma_present;
Sricharan62a86502011-11-15 09:50:00 -0500802};
803
804#define CS0 0
805#define CS1 1
806/* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
807#define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */
808
809/*
810 * The period of DDR clk is represented as numerator and denominator for
811 * better accuracy in integer based calculations. However, if the numerator
812 * and denominator are very huge there may be chances of overflow in
813 * calculations. So, as a trade-off keep denominator(and consequently
814 * numerator) within a limit sacrificing some accuracy - but not much
815 * If denominator and numerator are already small (such as at 400 MHz)
816 * no adjustment is needed
817 */
818#define EMIF_PERIOD_DEN_LIMIT 1000
819/*
820 * Maximum number of different frequencies supported by EMIF driver
821 * Determines the number of entries in the pointer array for register
822 * cache
823 */
824#define EMIF_MAX_NUM_FREQUENCIES 6
825/*
826 * Indices into the Addressing Table array.
827 * One entry each for all the different types of devices with different
828 * addressing schemes
829 */
830#define ADDR_TABLE_INDEX64M 0
831#define ADDR_TABLE_INDEX128M 1
832#define ADDR_TABLE_INDEX256M 2
833#define ADDR_TABLE_INDEX512M 3
834#define ADDR_TABLE_INDEX1GS4 4
835#define ADDR_TABLE_INDEX2GS4 5
836#define ADDR_TABLE_INDEX4G 6
837#define ADDR_TABLE_INDEX8G 7
838#define ADDR_TABLE_INDEX1GS2 8
839#define ADDR_TABLE_INDEX2GS2 9
840#define ADDR_TABLE_INDEXMAX 10
841
842/* Number of Row bits */
843#define ROW_9 0
844#define ROW_10 1
845#define ROW_11 2
846#define ROW_12 3
847#define ROW_13 4
848#define ROW_14 5
849#define ROW_15 6
850#define ROW_16 7
851
852/* Number of Column bits */
853#define COL_8 0
854#define COL_9 1
855#define COL_10 2
856#define COL_11 3
857#define COL_7 4 /*Not supported by OMAP included for completeness */
858
859/* Number of Banks*/
860#define BANKS1 0
861#define BANKS2 1
862#define BANKS4 2
863#define BANKS8 3
864
865/* Refresh rate in micro seconds x 10 */
866#define T_REFI_15_6 156
867#define T_REFI_7_8 78
868#define T_REFI_3_9 39
869
870#define EBANK_CS1_DIS 0
871#define EBANK_CS1_EN 1
872
873/* Read Latency used by the device at reset */
874#define RL_BOOT 3
875/* Read Latency for the highest frequency you want to use */
876#ifdef CONFIG_OMAP54XX
877#define RL_FINAL 8
878#else
879#define RL_FINAL 6
880#endif
881
882
883/* Interleaving policies at EMIF level- between banks and Chip Selects */
884#define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0
885#define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3
886
887/*
888 * Interleaving policy to be used
889 * Currently set to MAX interleaving for better performance
890 */
891#define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
892
893/* State of the core voltage:
894 * This is important for some parameters such as read idle control and
895 * ZQ calibration timings. Timings are much stricter when voltage ramp
896 * is happening compared to when the voltage is stable.
897 * We need to calculate two sets of values for these parameters and use
898 * them accordingly
899 */
900#define LPDDR2_VOLTAGE_STABLE 0
901#define LPDDR2_VOLTAGE_RAMPING 1
902
903/* Length of the forced read idle period in terms of cycles */
904#define EMIF_REG_READ_IDLE_LEN_VAL 5
905
906/* Interval between forced 'read idles' */
907/* To be used when voltage is changed for DPS/DVFS - 1us */
908#define READ_IDLE_INTERVAL_DVFS (1*1000)
909/*
910 * To be used when voltage is not scaled except by Smart Reflex
911 * 50us - or maximum value will do
912 */
913#define READ_IDLE_INTERVAL_NORMAL (50*1000)
914
915
916/*
917 * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
918 * be enough. This shoule be enough also in the case when voltage is changing
919 * due to smart-reflex.
920 */
921#define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000)
922/*
923 * If voltage is changing due to DVFS ZQCS should be performed more
924 * often(every 50us)
925 */
926#define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50
927
928/* The interval between ZQCL commands as a multiple of ZQCS interval */
929#define REG_ZQ_ZQCL_MULT 4
930/* The interval between ZQINIT commands as a multiple of ZQCL interval */
931#define REG_ZQ_ZQINIT_MULT 3
932/* Enable ZQ Calibration on exiting Self-refresh */
933#define REG_ZQ_SFEXITEN_ENABLE 1
934/*
935 * ZQ Calibration simultaneously on both chip-selects:
936 * Needs one calibration resistor per CS
937 * None of the boards that we know of have this capability
938 * So disabled by default
939 */
940#define REG_ZQ_DUALCALEN_DISABLE 0
941/*
942 * Enable ZQ Calibration by default on CS0. If we are asked to program
943 * the EMIF there will be something connected to CS0 for sure
944 */
945#define REG_ZQ_CS0EN_ENABLE 1
946
947/* EMIF_PWR_MGMT_CTRL register */
948/* Low power modes */
949#define LP_MODE_DISABLE 0
950#define LP_MODE_CLOCK_STOP 1
951#define LP_MODE_SELF_REFRESH 2
952#define LP_MODE_PWR_DN 3
953
954/* REG_DPD_EN */
955#define DPD_DISABLE 0
956#define DPD_ENABLE 1
957
958/* Maximum delay before Low Power Modes */
SRICHARAN R3d534962012-03-12 02:25:37 +0000959#define REG_CS_TIM 0x0
Nishanth Menond6e43ad2016-03-09 17:39:56 +0530960#define REG_SR_TIM 0xF
961#define REG_PD_TIM 0xF
Sricharan Rffa98182013-05-30 03:19:39 +0000962
Sricharan62a86502011-11-15 09:50:00 -0500963
964/* EMIF_PWR_MGMT_CTRL register */
965#define EMIF_PWR_MGMT_CTRL (\
966 ((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
967 ((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
968 ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
Nishanth Menond6e43ad2016-03-09 17:39:56 +0530969 ((LP_MODE_SELF_REFRESH << EMIF_REG_LP_MODE_SHIFT)\
Sricharan62a86502011-11-15 09:50:00 -0500970 & EMIF_REG_LP_MODE_MASK) |\
971 ((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
972 & EMIF_REG_DPD_EN_MASK))\
973
974#define EMIF_PWR_MGMT_CTRL_SHDW (\
975 ((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
976 & EMIF_REG_CS_TIM_SHDW_MASK) |\
977 ((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
978 & EMIF_REG_SR_TIM_SHDW_MASK) |\
979 ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
Sricharan62a86502011-11-15 09:50:00 -0500980 & EMIF_REG_PD_TIM_SHDW_MASK))
981
982/* EMIF_L3_CONFIG register value */
983#define EMIF_L3_CONFIG_VAL_SYS_10_LL_0 0x0A0000FF
984#define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0 0x0A300000
SRICHARAN R3d534962012-03-12 02:25:37 +0000985#define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0 0x0A500000
Sricharan62a86502011-11-15 09:50:00 -0500986
987/*
988 * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
989 * All these fields have magic values dependent on frequency and
990 * determined by PHY and DLL integration with EMIF. Setting the magic
991 * values suggested by hw team.
992 */
993#define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF
994#define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41
995#define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80
996#define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF
997
998/*
999* MR1 value:
1000* Burst length : 8
1001* Burst type : sequential
1002* Wrap : enabled
1003* nWR : 3(default). EMIF does not do pre-charge.
1004* : So nWR is don't care
1005*/
1006#define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23
SRICHARAN R3d534962012-03-12 02:25:37 +00001007#define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8 0xc3
Sricharan62a86502011-11-15 09:50:00 -05001008
1009/* MR2 */
1010#define MR2_RL3_WL1 1
1011#define MR2_RL4_WL2 2
1012#define MR2_RL5_WL2 3
1013#define MR2_RL6_WL3 4
1014
1015/* MR10: ZQ calibration codes */
1016#define MR10_ZQ_ZQCS 0x56
1017#define MR10_ZQ_ZQCL 0xAB
1018#define MR10_ZQ_ZQINIT 0xFF
1019#define MR10_ZQ_ZQRESET 0xC3
1020
1021/* TEMP_ALERT_CONFIG */
1022#define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */
1023#define TEMP_ALERT_CONFIG_DEVCT_1 0
1024#define TEMP_ALERT_CONFIG_DEVWDT_32 2
1025
1026/* MR16 value: refresh full array(no partial array self refresh) */
1027#define MR16_REF_FULL_ARRAY 0
1028
1029/*
1030 * Maximum number of entries we keep in our array of timing tables
1031 * We need not keep all the speed bins supported by the device
1032 * We need to keep timing tables for only the speed bins that we
1033 * are interested in
1034 */
1035#define MAX_NUM_SPEEDBINS 4
1036
1037/* LPDDR2 Densities */
1038#define LPDDR2_DENSITY_64Mb 0
1039#define LPDDR2_DENSITY_128Mb 1
1040#define LPDDR2_DENSITY_256Mb 2
1041#define LPDDR2_DENSITY_512Mb 3
1042#define LPDDR2_DENSITY_1Gb 4
1043#define LPDDR2_DENSITY_2Gb 5
1044#define LPDDR2_DENSITY_4Gb 6
1045#define LPDDR2_DENSITY_8Gb 7
1046#define LPDDR2_DENSITY_16Gb 8
1047#define LPDDR2_DENSITY_32Gb 9
1048
1049/* LPDDR2 type */
1050#define LPDDR2_TYPE_S4 0
1051#define LPDDR2_TYPE_S2 1
1052#define LPDDR2_TYPE_NVM 2
1053
1054/* LPDDR2 IO width */
1055#define LPDDR2_IO_WIDTH_32 0
1056#define LPDDR2_IO_WIDTH_16 1
1057#define LPDDR2_IO_WIDTH_8 2
1058
1059/* Mode register numbers */
1060#define LPDDR2_MR0 0
1061#define LPDDR2_MR1 1
1062#define LPDDR2_MR2 2
1063#define LPDDR2_MR3 3
1064#define LPDDR2_MR4 4
1065#define LPDDR2_MR5 5
1066#define LPDDR2_MR6 6
1067#define LPDDR2_MR7 7
1068#define LPDDR2_MR8 8
1069#define LPDDR2_MR9 9
1070#define LPDDR2_MR10 10
1071#define LPDDR2_MR11 11
1072#define LPDDR2_MR16 16
1073#define LPDDR2_MR17 17
1074#define LPDDR2_MR18 18
1075
1076/* MR0 */
1077#define LPDDR2_MR0_DAI_SHIFT 0
1078#define LPDDR2_MR0_DAI_MASK 1
1079#define LPDDR2_MR0_DI_SHIFT 1
1080#define LPDDR2_MR0_DI_MASK (1 << 1)
1081#define LPDDR2_MR0_DNVI_SHIFT 2
1082#define LPDDR2_MR0_DNVI_MASK (1 << 2)
1083
1084/* MR4 */
1085#define MR4_SDRAM_REF_RATE_SHIFT 0
1086#define MR4_SDRAM_REF_RATE_MASK 7
1087#define MR4_TUF_SHIFT 7
1088#define MR4_TUF_MASK (1 << 7)
1089
1090/* MR4 SDRAM Refresh Rate field values */
1091#define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0
1092#define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1
1093#define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2
1094#define SDRAM_TEMP_NOMINAL 0x3
1095#define SDRAM_TEMP_RESERVED_4 0x4
1096#define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5
1097#define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6
1098#define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7
1099
1100#define LPDDR2_MANUFACTURER_SAMSUNG 1
1101#define LPDDR2_MANUFACTURER_QIMONDA 2
1102#define LPDDR2_MANUFACTURER_ELPIDA 3
1103#define LPDDR2_MANUFACTURER_ETRON 4
1104#define LPDDR2_MANUFACTURER_NANYA 5
1105#define LPDDR2_MANUFACTURER_HYNIX 6
1106#define LPDDR2_MANUFACTURER_MOSEL 7
1107#define LPDDR2_MANUFACTURER_WINBOND 8
1108#define LPDDR2_MANUFACTURER_ESMT 9
1109#define LPDDR2_MANUFACTURER_SPANSION 11
1110#define LPDDR2_MANUFACTURER_SST 12
1111#define LPDDR2_MANUFACTURER_ZMOS 13
1112#define LPDDR2_MANUFACTURER_INTEL 14
1113#define LPDDR2_MANUFACTURER_NUMONYX 254
1114#define LPDDR2_MANUFACTURER_MICRON 255
1115
1116/* MR8 register fields */
1117#define MR8_TYPE_SHIFT 0x0
1118#define MR8_TYPE_MASK 0x3
1119#define MR8_DENSITY_SHIFT 0x2
1120#define MR8_DENSITY_MASK (0xF << 0x2)
1121#define MR8_IO_WIDTH_SHIFT 0x6
1122#define MR8_IO_WIDTH_MASK (0x3 << 0x6)
1123
Lokesh Vutlafef54c32013-02-04 04:21:59 +00001124/* SDRAM TYPE */
1125#define EMIF_SDRAM_TYPE_DDR2 0x2
1126#define EMIF_SDRAM_TYPE_DDR3 0x3
1127#define EMIF_SDRAM_TYPE_LPDDR2 0x4
1128
Sricharan62a86502011-11-15 09:50:00 -05001129struct lpddr2_addressing {
1130 u8 num_banks;
1131 u8 t_REFI_us_x10;
1132 u8 row_sz[2]; /* One entry each for x32 and x16 */
1133 u8 col_sz[2]; /* One entry each for x32 and x16 */
1134};
1135
1136/* Structure for timings from the DDR datasheet */
1137struct lpddr2_ac_timings {
1138 u32 max_freq;
1139 u8 RL;
1140 u8 tRPab;
1141 u8 tRCD;
1142 u8 tWR;
1143 u8 tRASmin;
1144 u8 tRRD;
1145 u8 tWTRx2;
1146 u8 tXSR;
1147 u8 tXPx2;
1148 u8 tRFCab;
1149 u8 tRTPx2;
1150 u8 tCKE;
1151 u8 tCKESR;
1152 u8 tZQCS;
1153 u32 tZQCL;
1154 u32 tZQINIT;
1155 u8 tDQSCKMAXx2;
1156 u8 tRASmax;
1157 u8 tFAW;
1158
1159};
1160
1161/*
1162 * Min tCK values for some of the parameters:
1163 * If the calculated clock cycles for the respective parameter is
1164 * less than the corresponding min tCK value, we need to set the min
1165 * tCK value. This may happen at lower frequencies.
1166 */
1167struct lpddr2_min_tck {
1168 u32 tRL;
1169 u32 tRP_AB;
1170 u32 tRCD;
1171 u32 tWR;
1172 u32 tRAS_MIN;
1173 u32 tRRD;
1174 u32 tWTR;
1175 u32 tXP;
1176 u32 tRTP;
1177 u8 tCKE;
1178 u32 tCKESR;
1179 u32 tFAW;
1180};
1181
1182struct lpddr2_device_details {
1183 u8 type;
1184 u8 density;
1185 u8 io_width;
1186 u8 manufacturer;
1187};
1188
1189struct lpddr2_device_timings {
1190 const struct lpddr2_ac_timings **ac_timings;
1191 const struct lpddr2_min_tck *min_tck;
1192};
1193
1194/* Details of the devices connected to each chip-select of an EMIF instance */
1195struct emif_device_details {
1196 const struct lpddr2_device_details *cs0_device_details;
1197 const struct lpddr2_device_details *cs1_device_details;
1198 const struct lpddr2_device_timings *cs0_device_timings;
1199 const struct lpddr2_device_timings *cs1_device_timings;
1200};
1201
1202/*
1203 * Structure containing shadow of important registers in EMIF
1204 * The calculation function fills in this structure to be later used for
1205 * initialization and DVFS
1206 */
1207struct emif_regs {
1208 u32 freq;
1209 u32 sdram_config_init;
1210 u32 sdram_config;
Sricharan Rffa98182013-05-30 03:19:39 +00001211 u32 sdram_config2;
Sricharan62a86502011-11-15 09:50:00 -05001212 u32 ref_ctrl;
Lokesh Vutlab7eecd72015-02-16 10:15:56 +05301213 u32 ref_ctrl_final;
Sricharan62a86502011-11-15 09:50:00 -05001214 u32 sdram_tim1;
1215 u32 sdram_tim2;
1216 u32 sdram_tim3;
Jyri Sarha8d2998b2016-12-09 12:29:13 +02001217 u32 ocp_config;
Sricharan62a86502011-11-15 09:50:00 -05001218 u32 read_idle_ctrl;
1219 u32 zq_config;
1220 u32 temp_alert_config;
1221 u32 emif_ddr_phy_ctlr_1_init;
1222 u32 emif_ddr_phy_ctlr_1;
SRICHARAN R3d534962012-03-12 02:25:37 +00001223 u32 emif_ddr_ext_phy_ctrl_1;
1224 u32 emif_ddr_ext_phy_ctrl_2;
1225 u32 emif_ddr_ext_phy_ctrl_3;
1226 u32 emif_ddr_ext_phy_ctrl_4;
1227 u32 emif_ddr_ext_phy_ctrl_5;
Lokesh Vutlac5b931a2012-05-22 00:03:24 +00001228 u32 emif_rd_wr_lvl_rmp_win;
1229 u32 emif_rd_wr_lvl_rmp_ctl;
1230 u32 emif_rd_wr_lvl_ctl;
1231 u32 emif_rd_wr_exec_thresh;
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -05001232 u32 emif_prio_class_serv_map;
1233 u32 emif_connect_id_serv_1_map;
1234 u32 emif_connect_id_serv_2_map;
1235 u32 emif_cos_config;
Lokesh Vutlaa6858b42017-12-29 11:47:48 +05301236 u32 emif_ecc_ctrl_reg;
1237 u32 emif_ecc_address_range_1;
1238 u32 emif_ecc_address_range_2;
Sricharan62a86502011-11-15 09:50:00 -05001239};
1240
Lokesh Vutla05dab552013-02-04 04:22:03 +00001241struct lpddr2_mr_regs {
1242 s8 mr1;
1243 s8 mr2;
1244 s8 mr3;
1245 s8 mr10;
1246 s8 mr16;
1247};
1248
SRICHARAN R4796b7a2013-11-08 17:40:38 +05301249struct read_write_regs {
1250 u32 read_reg;
1251 u32 write_reg;
1252};
1253
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +05301254static inline u32 get_emif_rev(u32 base)
1255{
1256 struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
1257
1258 return (readl(&emif->emif_mod_id_rev) & EMIF_REG_MAJOR_REVISION_MASK)
1259 >> EMIF_REG_MAJOR_REVISION_SHIFT;
1260}
1261
Lokesh Vutladd0037a2013-12-10 15:02:23 +05301262/*
1263 * Get SDRAM type connected to EMIF.
1264 * Assuming similar SDRAM parts are connected to both EMIF's
1265 * which is typically the case. So it is sufficient to get
1266 * SDRAM type from EMIF1.
1267 */
Tom Rinibe8d6352015-06-05 15:51:11 +05301268static inline u32 emif_sdram_type(u32 sdram_config)
Lokesh Vutladd0037a2013-12-10 15:02:23 +05301269{
Tom Rinibe8d6352015-06-05 15:51:11 +05301270 return (sdram_config & EMIF_REG_SDRAM_TYPE_MASK)
1271 >> EMIF_REG_SDRAM_TYPE_SHIFT;
Lokesh Vutladd0037a2013-12-10 15:02:23 +05301272}
1273
Sricharan62a86502011-11-15 09:50:00 -05001274/* assert macros */
1275#if defined(DEBUG)
1276#define emif_assert(c) ({ if (!(c)) for (;;); })
1277#else
1278#define emif_assert(c) ({ if (0) hang(); })
1279#endif
1280
1281#ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1282void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
1283void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
1284#else
1285struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
1286 struct lpddr2_device_details *lpddr2_dev_details);
1287void emif_get_device_timings(u32 emif_nr,
1288 const struct lpddr2_device_timings **cs0_device_timings,
1289 const struct lpddr2_device_timings **cs1_device_timings);
1290#endif
1291
SRICHARAN Rb9f10a52012-06-04 03:40:23 +00001292void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
Lokesh Vutla05dab552013-02-04 04:22:03 +00001293void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs);
SRICHARAN Rb9f10a52012-06-04 03:40:23 +00001294
Sricharan62a86502011-11-15 09:50:00 -05001295#ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1296extern u32 *const T_num;
1297extern u32 *const T_den;
Sricharan62a86502011-11-15 09:50:00 -05001298#endif
1299
Lokesh Vutla0f42de62012-05-22 00:03:25 +00001300void config_data_eye_leveling_samples(u32 emif_base);
SRICHARAN R4796b7a2013-11-08 17:40:38 +05301301const struct read_write_regs *get_bug_regs(u32 *iterations);
Sricharan62a86502011-11-15 09:50:00 -05001302#endif