blob: 25d82db0f8e986abb6e45d33aacc0eacf64dd5d8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define RESET_VECTOR_OFFSET 0x27FFC
19#define BOOT_PAGE_OFFSET 0x27000
20
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000022#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040023#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
24/*
25 * HDR would be appended at end of image and copied to DDR along
26 * with U-Boot image.
27 */
28#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
29 CONFIG_U_BOOT_HDR_SIZE)
30#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053031#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040032#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080033#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
34#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#endif
36
37#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080038#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053039#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080040#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
41#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053042#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053047#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080048#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
49#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053050#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#endif
52
53#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053054
55/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053056
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053057#ifndef CONFIG_RESET_VECTOR_ADDRESS
58#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
59#endif
60
61#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080062#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053063
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053064/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
67#define CONFIG_SYS_CACHE_STASHING
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053068#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053069#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053070#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
71#endif
72
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053073/*
74 * Config the L3 Cache as L3 SRAM
75 */
76#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -040077/*
78 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
79 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
80 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
81 */
82#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053083#define CONFIG_SYS_L3_SIZE 256 << 10
Tom Rini5cd7ece2019-11-18 20:02:10 -050084#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053085
86#define CONFIG_SYS_DCSRBAR 0xf0000000
87#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
88
89/*
90 * DDR Setup
91 */
92#define CONFIG_VERY_BIG_RAM
93#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
94#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
95
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053096#define SPD_EEPROM_ADDRESS 0x51
97
98#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
99
100/*
101 * IFC Definitions
102 */
103#define CONFIG_SYS_FLASH_BASE 0xe8000000
104#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
105
106#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
107#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
108 CSPR_PORT_SIZE_16 | \
109 CSPR_MSEL_NOR | \
110 CSPR_V)
111#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530112
113/*
114 * TDM Definition
115 */
116#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
117
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530118/* NOR Flash Timing Params */
119#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
120#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
121 FTIM0_NOR_TEADC(0x5) | \
122 FTIM0_NOR_TEAHC(0x5))
123#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
124 FTIM1_NOR_TRAD_NOR(0x1A) |\
125 FTIM1_NOR_TSEQRAD_NOR(0x13))
126#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
127 FTIM2_NOR_TCH(0x4) | \
128 FTIM2_NOR_TWPH(0x0E) | \
129 FTIM2_NOR_TWP(0x1c))
130#define CONFIG_SYS_NOR_FTIM3 0x0
131
132#define CONFIG_SYS_FLASH_QUIET_TEST
133#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
134
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530135#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
136#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
137#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
138
139#define CONFIG_SYS_FLASH_EMPTY_INFO
140#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
141
142/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530143#define CPLD_LBMAP_MASK 0x3F
144#define CPLD_BANK_SEL_MASK 0x07
145#define CPLD_BANK_OVERRIDE 0x40
146#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
147#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
148#define CPLD_LBMAP_RESET 0xFF
149#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530150
York Sune9c8dcf2016-11-18 13:44:00 -0800151#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800152#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800153#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530154#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800155#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530156
York Sun2c156012016-11-21 10:46:53 -0800157#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530158#define CPLD_INT_MASK_ALL 0xFF
159#define CPLD_INT_MASK_THERM 0x80
160#define CPLD_INT_MASK_DVI_DFP 0x40
161#define CPLD_INT_MASK_QSGMII1 0x20
162#define CPLD_INT_MASK_QSGMII2 0x10
163#define CPLD_INT_MASK_SGMI1 0x08
164#define CPLD_INT_MASK_SGMI2 0x04
165#define CPLD_INT_MASK_TDMR1 0x02
166#define CPLD_INT_MASK_TDMR2 0x01
167#endif
168
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530169#define CONFIG_SYS_CPLD_BASE 0xffdf0000
170#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530171#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530172#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
173 | CSPR_PORT_SIZE_8 \
174 | CSPR_MSEL_GPCM \
175 | CSPR_V)
176#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
177#define CONFIG_SYS_CSOR2 0x0
178/* CPLD Timing parameters for IFC CS2 */
179#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
180 FTIM0_GPCM_TEADC(0x0e) | \
181 FTIM0_GPCM_TEAHC(0x0e))
182#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
183 FTIM1_GPCM_TRAD(0x1f))
184#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800185 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530186 FTIM2_GPCM_TWP(0x1f))
187#define CONFIG_SYS_CS2_FTIM3 0x0
188
189/* NAND Flash on IFC */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530190#define CONFIG_SYS_NAND_BASE 0xff800000
191#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
192
193#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
194#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
195 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
196 | CSPR_MSEL_NAND /* MSEL = NAND */ \
197 | CSPR_V)
198#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
199
200#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
201 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
202 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
203 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
204 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
205 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
206 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
207
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530208/* ONFI NAND Flash mode0 Timing Params */
209#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
210 FTIM0_NAND_TWP(0x18) | \
211 FTIM0_NAND_TWCHT(0x07) | \
212 FTIM0_NAND_TWH(0x0a))
213#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
214 FTIM1_NAND_TWBE(0x39) | \
215 FTIM1_NAND_TRR(0x0e) | \
216 FTIM1_NAND_TRP(0x18))
217#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
218 FTIM2_NAND_TREH(0x0a) | \
219 FTIM2_NAND_TWHRE(0x1e))
220#define CONFIG_SYS_NAND_FTIM3 0x0
221
222#define CONFIG_SYS_NAND_DDR_LAW 11
223#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
224#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530225
Miquel Raynald0935362019-10-03 19:50:03 +0200226#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530227#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
228#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
229#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
230#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
231#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
232#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
233#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
234#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
235#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
236#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
237#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
238#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
239#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
240#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
241#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
242#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
243#else
244#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
245#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
246#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
247#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
248#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
249#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
250#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
251#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
252#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
253#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
254#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
255#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
256#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
257#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
258#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
259#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
260#endif
261
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530262#if defined(CONFIG_RAMBOOT_PBL)
263#define CONFIG_SYS_RAMBOOT
264#endif
265
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530266#define CONFIG_HWCONFIG
267
268/* define to use L1 as initial stack */
269#define CONFIG_L1_INIT_RAM
270#define CONFIG_SYS_INIT_RAM_LOCK
271#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
272#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700273#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530274/* The assembler doesn't like typecast */
275#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
276 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
277 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
278#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
279
Tom Rini55f37562022-05-24 14:14:02 -0400280#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530281
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530282#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530283
284/* Serial Port - controlled on board with jumper J8
285 * open - index 2
286 * shorted - index 1
287 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530288#define CONFIG_SYS_NS16550_SERIAL
289#define CONFIG_SYS_NS16550_REG_SIZE 1
290#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
291
292#define CONFIG_SYS_BAUDRATE_TABLE \
293 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
294
295#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
296#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
297#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
298#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530299
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530300/* I2C bus multiplexer */
301#define I2C_MUX_PCA_ADDR 0x70
302#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530303
York Sun097aa602016-11-21 11:25:26 -0800304#if defined(CONFIG_TARGET_T1042RDB_PI) || \
305 defined(CONFIG_TARGET_T1040D4RDB) || \
306 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800307/* LDI/DVI Encoder for display */
308#define CONFIG_SYS_I2C_LDI_ADDR 0x38
309#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800310#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800311
vijay rai27cdc772014-03-31 11:46:34 +0530312/*
313 * RTC configuration
314 */
315#define RTC
316#define CONFIG_RTC_DS1337 1
317#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530318
vijay rai27cdc772014-03-31 11:46:34 +0530319/*DVI encoder*/
320#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
321#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530322
323/*
324 * eSPI - Enhanced SPI
325 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530326
327/*
328 * General PCI
329 * Memory space is mapped 1-1, but I/O space must start from 0.
330 */
331
332#ifdef CONFIG_PCI
333/* controller 1, direct to uli, tgtid 3, Base address 20000 */
334#ifdef CONFIG_PCIE1
335#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530336#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530337#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530338#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530339#endif
340
341/* controller 2, Slot 2, tgtid 2, Base address 201000 */
342#ifdef CONFIG_PCIE2
343#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530344#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530345#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530346#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530347#endif
348
349/* controller 3, Slot 1, tgtid 1, Base address 202000 */
350#ifdef CONFIG_PCIE3
351#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530352#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530353#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530354#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530355#endif
356
357/* controller 4, Base address 203000 */
358#ifdef CONFIG_PCIE4
359#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530360#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530361#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530362#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530363#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530364#endif /* CONFIG_PCI */
365
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530366/*
367* USB
368*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530369
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530370#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530371#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530372#endif
373
374/* Qman/Bman */
375#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500376#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530377#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
378#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
379#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500380#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
381#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
382#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
383#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
384#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
385 CONFIG_SYS_BMAN_CENA_SIZE)
386#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
387#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500388#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530389#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
390#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
391#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500392#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
393#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
394#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
395#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
396#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
397 CONFIG_SYS_QMAN_CENA_SIZE)
398#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
399#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530400
401#define CONFIG_SYS_DPAA_FMAN
402#define CONFIG_SYS_DPAA_PME
403
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530404#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
405#endif /* CONFIG_NOBQFMAN */
406
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530407#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800408#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530409#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800410#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300411#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800412#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530413#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
414#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
415#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
416#endif
417
York Sun097aa602016-11-21 11:25:26 -0800418#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530419#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
420#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
421#else
422#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
423#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530424#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530425
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200426/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800427#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200428#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800429#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200430#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
431#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530432#else
433#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
434#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
435#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200436#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530437#endif
438
439/*
440 * Environment
441 */
442#define CONFIG_LOADS_ECHO /* echo on for serial download */
443#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
444
445/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530446 * Miscellaneous configurable options
447 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530448
449/*
450 * For booting Linux, the board info and command line data
451 * have to be in the first 64 MB of memory, since this is
452 * the maximum mapped by the Linux kernel during initialization.
453 */
454#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
455#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
456
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530457/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530458 * Dynamic MTD Partition support with mtdparts
459 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530460
461/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530462 * Environment Configuration
463 */
464#define CONFIG_ROOTPATH "/opt/nfsroot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530465#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
466
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530467#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530468#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530469
York Sun37cdf5d2016-11-18 13:31:27 -0800470#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530471#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800472#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530473#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800474#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530475#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800476#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530477#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800478#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530479#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530480#endif
481
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530482#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530483 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
484 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
485 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530486 "netdev=eth0\0" \
487 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
488 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
489 "tftpflash=tftpboot $loadaddr $uboot && " \
490 "protect off $ubootaddr +$filesize && " \
491 "erase $ubootaddr +$filesize && " \
492 "cp.b $loadaddr $ubootaddr $filesize && " \
493 "protect on $ubootaddr +$filesize && " \
494 "cmp.b $loadaddr $ubootaddr $filesize\0" \
495 "consoledev=ttyS0\0" \
496 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530497 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500498 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530499 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500500 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530501
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530502#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530503
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530504#endif /* __CONFIG_H */