blob: 52750cb81bd5d7c265137e35daa68f0db31629cd [file] [log] [blame]
Andy Yan2d982da2017-06-01 18:00:55 +08001/*
2 * (C) Copyright 2016 Rockchip Electronics Co., Ltd
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_RV1108_COMMON_H
7#define __CONFIG_RV1108_COMMON_H
8
9#include <asm/arch/hardware.h>
10#include "rockchip-common.h"
11
12#define CONFIG_ENV_IS_NOWHERE
13#define CONFIG_ENV_SIZE 0x2000
14#define CONFIG_SYS_MAXARGS 16
15#define CONFIG_SYS_MALLOC_LEN (32 << 20)
16#define CONFIG_SYS_CBSIZE 1024
17#define CONFIG_SKIP_LOWLEVEL_INIT
18
19#define CONFIG_SYS_TIMER_RATE (24 * 1000 * 1000)
20/* TIMER1,initialized by ddr initialize code */
21#define CONFIG_SYS_TIMER_BASE 0x10350020
22#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMER_BASE + 8)
23
24#define CONFIG_SYS_NS16550
25#define CONFIG_SYS_NS16550_MEM32
26
27#define CONFIG_SYS_SDRAM_BASE 0x60000000
28#define CONFIG_NR_DRAM_BANKS 1
29#define CONFIG_SYS_TEXT_BASE CONFIG_SYS_SDRAM_BASE
30#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE + 0x100000)
31#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x2000000)
32
33#endif