wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 Wolfgang Grandegger <wg@denx.de> |
| 3 | * |
| 4 | * This file is based on similar values for other boards found in |
| 5 | * other U-Boot config files, mainly tqm8260.h and mpc8260ads.h. |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | /* |
| 27 | * Config header file for a Interphase 4539 PMC, 64 MB SDRAM, 4MB Flash. |
| 28 | */ |
| 29 | |
| 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 33 | /*----------------------------------------------------------------------- |
| 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
| 37 | |
| 38 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 39 | #define CONFIG_IPHASE4539 1 /* ...on a Interphase 4539 PMC */ |
| 40 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 41 | #define CONFIG_SYS_TEXT_BASE 0xffb00000 |
| 42 | |
Jon Loeliger | f5ad378 | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 43 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
| 44 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 45 | /*----------------------------------------------------------------------- |
| 46 | * select serial console configuration |
| 47 | * |
| 48 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 49 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 50 | * for SCC). |
| 51 | * |
| 52 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 53 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 54 | * ports on the motherboard which are used for the serial console - see |
| 55 | * cogent/cma101/serial.[ch]). |
| 56 | */ |
| 57 | #define CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 58 | #undef CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 59 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
| 60 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 61 | |
| 62 | /*----------------------------------------------------------------------- |
| 63 | * select ethernet configuration |
| 64 | * |
| 65 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 66 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 67 | * for FCC) |
| 68 | * |
| 69 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
Jon Loeliger | 2517d97 | 2007-07-09 17:15:49 -0500 | [diff] [blame] | 70 | * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 71 | */ |
| 72 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 73 | #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 74 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 75 | #define CONFIG_ETHER_INDEX 3 /* which channel for ether */ |
| 76 | |
| 77 | #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3) |
| 78 | |
| 79 | /*----------------------------------------------------------------------- |
| 80 | * - Rx-CLK is CLK14 |
| 81 | * - Tx-CLK is CLK16 |
| 82 | * - Select bus for bd/buffers (see 28-13) |
| 83 | * - Half duplex |
| 84 | */ |
Mike Frysinger | 109de97 | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 85 | # define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK) |
| 86 | # define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK14 | CMXFCR_TF3CS_CLK16) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | # define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 88 | # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 89 | |
| 90 | #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */ |
| 91 | |
| 92 | /* other options */ |
| 93 | |
| 94 | #define CONFIG_8260_CLKIN 66666666 /* in Hz */ |
| 95 | #define CONFIG_BAUDRATE 19200 |
| 96 | |
Jon Loeliger | df5f544 | 2007-07-09 21:24:19 -0500 | [diff] [blame] | 97 | /* |
| 98 | * BOOTP options |
| 99 | */ |
| 100 | #define CONFIG_BOOTP_SUBNETMASK |
| 101 | #define CONFIG_BOOTP_GATEWAY |
| 102 | #define CONFIG_BOOTP_HOSTNAME |
| 103 | #define CONFIG_BOOTP_BOOTPATH |
| 104 | #define CONFIG_BOOTP_BOOTFILESIZE |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 105 | |
| 106 | /* |
| 107 | * select i2c support configuration |
| 108 | * |
| 109 | * Supported configurations are {none, software, hardware} drivers. |
| 110 | * If the software driver is chosen, there are some additional |
| 111 | * configuration items that the driver uses to drive the port pins. |
| 112 | */ |
| 113 | #undef CONFIG_HARD_I2C /* I2C with hardware support */ |
| 114 | #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 116 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 117 | |
| 118 | /* |
| 119 | * Software (bit-bang) I2C driver configuration |
| 120 | */ |
| 121 | #ifdef CONFIG_SOFT_I2C |
| 122 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 123 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 124 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 125 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 126 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 127 | else iop->pdat &= ~0x00010000 |
| 128 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 129 | else iop->pdat &= ~0x00020000 |
| 130 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 131 | #endif /* CONFIG_SOFT_I2C */ |
| 132 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 133 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 134 | /* |
| 135 | * Command line configuration. |
| 136 | */ |
| 137 | #include <config_cmd_default.h> |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 138 | |
| 139 | |
| 140 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 141 | #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */ |
| 142 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 143 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 144 | #if defined(CONFIG_CMD_KGDB) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 145 | #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
| 146 | #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ |
| 147 | #undef CONFIG_KGDB_NONE /* define if kgdb on something else */ |
| 148 | #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */ |
| 149 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */ |
| 150 | #endif |
| 151 | |
| 152 | #undef CONFIG_WATCHDOG /* disable platform specific watchdog */ |
| 153 | |
| 154 | /*----------------------------------------------------------------------- |
| 155 | * Miscellaneous configurable options |
| 156 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 158 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 159 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 161 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 163 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 165 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 166 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 169 | #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15 MB in DRAM */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 170 | |
| 171 | #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passed to Linux in MHz */ |
| 172 | /* for versions < 2.4.5-pre5 */ |
| 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 177 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_RESET_ADDRESS 0x04400000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 179 | |
| 180 | #define CONFIG_MISC_INIT_R 1 /* We need misc_init_r() */ |
| 181 | |
| 182 | /*----------------------------------------------------------------------- |
| 183 | * For booting Linux, the board info and command line data |
| 184 | * have to be in the first 8 MB of memory, since this is |
| 185 | * the maximum mapped by the Linux kernel during initialization. |
| 186 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 188 | |
| 189 | /*----------------------------------------------------------------------- |
| 190 | * Start addresses for the final memory configuration (Setup by the |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | * startup code). Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0. |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 192 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 194 | #define CONFIG_SYS_FLASH_BASE 0xFF800000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 195 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 198 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 199 | |
| 200 | /*----------------------------------------------------------------------- |
| 201 | * FLASH organization |
| 202 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 204 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */ |
| 205 | #define CONFIG_SYS_MAX_FLASH_SIZE (CONFIG_SYS_MAX_FLASH_SECT * 0x10000) /* 4 MB */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 206 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_FLASH_ERASE_TOUT 2400000 /* Flash Erase Timeout (in ms) */ |
| 208 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 209 | |
| 210 | /* Environment in FLASH, there is little space left in Serial EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 211 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 212 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x10000) /* 2. sector */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 214 | |
| 215 | |
| 216 | /*----------------------------------------------------------------------- |
| 217 | * Hard Reset Configuration Words |
| 218 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | * if you change bits in the HRCW, you must also change the CONFIG_SYS_* |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 220 | * defines for the various registers affected by the HRCW e.g. changing |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR. |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS01 | HRCW_EBM ) |\ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 224 | ( HRCW_L2CPC10 | HRCW_ISB110 ) |\ |
| 225 | ( HRCW_MMR11 | HRCW_APPC10 ) |\ |
| 226 | ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \ |
| 227 | ) /* 0x14863245 */ |
| 228 | |
| 229 | /* no slaves */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
| 231 | #define CONFIG_SYS_HRCW_SLAVE2 0 |
| 232 | #define CONFIG_SYS_HRCW_SLAVE3 0 |
| 233 | #define CONFIG_SYS_HRCW_SLAVE4 0 |
| 234 | #define CONFIG_SYS_HRCW_SLAVE5 0 |
| 235 | #define CONFIG_SYS_HRCW_SLAVE6 0 |
| 236 | #define CONFIG_SYS_HRCW_SLAVE7 0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 237 | |
| 238 | /*----------------------------------------------------------------------- |
| 239 | * Internal Memory Mapped Register |
| 240 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_IMMR 0xFF000000 /* We keep original value */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 242 | |
| 243 | /*----------------------------------------------------------------------- |
| 244 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 245 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 250 | |
| 251 | /*----------------------------------------------------------------------- |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 252 | * Cache Configuration |
| 253 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 255 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 257 | #endif |
| 258 | |
| 259 | /*----------------------------------------------------------------------- |
| 260 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 261 | *----------------------------------------------------------------------- |
| 262 | * HID0 also contains cache control. |
| 263 | * |
| 264 | * HID1 has only read-only information - nothing to set. |
| 265 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 267 | HID0_IFEM|HID0_ABE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 268 | #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE) |
| 269 | #define CONFIG_SYS_HID2 0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 270 | |
| 271 | /*----------------------------------------------------------------------- |
| 272 | * RMR - Reset Mode Register 5-5 |
| 273 | *----------------------------------------------------------------------- |
| 274 | * turn on Checkstop Reset Enable |
| 275 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_RMR RMR_CSRE |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 277 | |
| 278 | /*----------------------------------------------------------------------- |
| 279 | * BCR - Bus Configuration 4-25 |
| 280 | *----------------------------------------------------------------------- |
| 281 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 282 | #define CONFIG_SYS_BCR 0xA01C0000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 283 | |
| 284 | /*----------------------------------------------------------------------- |
| 285 | * SIUMCR - SIU Module Configuration 4-31 |
| 286 | *----------------------------------------------------------------------- |
| 287 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_SIUMCR 0X4205C000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 289 | |
| 290 | /*----------------------------------------------------------------------- |
| 291 | * SYPCR - System Protection Control 4-35 |
| 292 | * SYPCR can only be written once after reset! |
| 293 | *----------------------------------------------------------------------- |
| 294 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 295 | */ |
| 296 | #if defined (CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 297 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 298 | SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE) |
| 299 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 300 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 301 | SYPCR_SWRI|SYPCR_SWP) |
| 302 | #endif /* CONFIG_WATCHDOG */ |
| 303 | |
| 304 | /*----------------------------------------------------------------------- |
| 305 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 306 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 307 | * and enable Time Counter |
| 308 | *----------------------------------------------------------------------- |
| 309 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 310 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 311 | |
| 312 | /*----------------------------------------------------------------------- |
| 313 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 314 | *----------------------------------------------------------------------- |
| 315 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 316 | * Periodic timer |
| 317 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 318 | #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 319 | |
| 320 | /*----------------------------------------------------------------------- |
| 321 | * SCCR - System Clock Control 9-8 |
| 322 | *----------------------------------------------------------------------- |
| 323 | * Ensure DFBRG is Divide by 16 |
| 324 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 325 | #define CONFIG_SYS_SCCR 0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 326 | |
| 327 | /*----------------------------------------------------------------------- |
| 328 | * RCCR - RISC Controller Configuration 13-7 |
| 329 | *----------------------------------------------------------------------- |
| 330 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 331 | #define CONFIG_SYS_RCCR 0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 332 | |
| 333 | /*----------------------------------------------------------------------- |
| 334 | * Init Memory Controller: |
| 335 | * |
| 336 | * Bank Bus Machine PortSz Device |
| 337 | * ---- --- ------- ------ ------ |
| 338 | * 0 60x GPCM 64 bit FLASH |
| 339 | * 1 60x SDRAM 64 bit SDRAM |
| 340 | */ |
| 341 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) | 0x0801) |
| 343 | #define CONFIG_SYS_OR0_PRELIM 0xFF800882 |
| 344 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) | 0x0041) |
| 345 | #define CONFIG_SYS_OR1_PRELIM 0xF8002CD0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 346 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 347 | #define CONFIG_SYS_PSDMR 0x404A241A |
| 348 | #define CONFIG_SYS_MPTPR 0x00007400 |
| 349 | #define CONFIG_SYS_PSRT 0x00000007 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 350 | |
| 351 | #endif /* __CONFIG_H */ |