blob: 3c6661fc836daaf75cacae5e85893e200f2e5996 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haiying Wangbd255372009-03-27 17:02:45 -04002/*
Kumar Gala6ad0eb52011-01-04 18:04:01 -06003 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wangbd255372009-03-27 17:02:45 -04004 */
5
6/*
7 * mpc8569mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Gala6ad0eb52011-01-04 18:04:01 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wangbd255372009-03-27 17:02:45 -040015#define CONFIG_PCIE1 1 /* PCIE controller */
16#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000017#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wangbd255372009-03-27 17:02:45 -040018#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
19#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Haiying Wangbd255372009-03-27 17:02:45 -040020#define CONFIG_ENV_OVERWRITE
Haiying Wangbd255372009-03-27 17:02:45 -040021
Haiying Wangbd255372009-03-27 17:02:45 -040022#ifndef __ASSEMBLY__
23extern unsigned long get_clock_freq(void);
24#endif
25/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu30583582009-05-18 17:49:23 +080026#define CONFIG_SYS_CLK_FREQ 66666666
27#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wangbd255372009-03-27 17:02:45 -040028
Wolfgang Denkdc25d152010-10-04 19:58:00 +020029#ifdef CONFIG_ATM
Liu Yu06f0ebe2009-11-27 15:31:52 +080030#define CONFIG_PQ_MDS_PIB
31#define CONFIG_PQ_MDS_PIB_ATM
32#endif
33
Haiying Wangbd255372009-03-27 17:02:45 -040034/*
35 * These can be toggled for performance analysis, otherwise use default.
36 */
37#define CONFIG_L2_CACHE /* toggle L2 cache */
38#define CONFIG_BTB /* toggle branch predition */
39
Haiying Wang31b90122010-11-10 15:37:13 -050040#ifndef CONFIG_SYS_MONITOR_BASE
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
42#endif
43
Haiying Wangbd255372009-03-27 17:02:45 -040044/*
45 * Only possible on E500 Version 2 or newer cores.
46 */
47#define CONFIG_ENABLE_36BIT_PHYS 1
48
Anton Vorontsovda225942009-10-15 17:47:06 +040049#define CONFIG_HWCONFIG
Haiying Wangbd255372009-03-27 17:02:45 -040050
51#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
52#define CONFIG_SYS_MEMTEST_END 0x00400000
53
54/*
Liu Yu2639e512010-01-18 19:03:28 +080055 * Config the L2 Cache as L2 SRAM
56 */
57#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
58#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
59#define CONFIG_SYS_L2_SIZE (512 << 10)
60#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
61
Timur Tabid8f341c2011-08-04 18:03:41 -050062#define CONFIG_SYS_CCSRBAR 0xe0000000
63#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wangbd255372009-03-27 17:02:45 -040064
Kumar Gala842aa5b2011-11-09 09:10:49 -060065#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050066#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu2639e512010-01-18 19:03:28 +080067#endif
68
Haiying Wangbd255372009-03-27 17:02:45 -040069/* DDR Setup */
Haiying Wangbd255372009-03-27 17:02:45 -040070#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
71#define CONFIG_DDR_SPD
Haiying Wangbd255372009-03-27 17:02:45 -040072#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
73
74#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
75
76#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
77 /* DDR is system memory*/
78#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
79
Haiying Wangbd255372009-03-27 17:02:45 -040080#define CONFIG_DIMM_SLOTS_PER_CTLR 1
81#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
82
83/* I2C addresses of SPD EEPROMs */
Kumar Galac68e86c2011-01-31 22:18:47 -060084#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wangbd255372009-03-27 17:02:45 -040085
86/* These are used when DDR doesn't use SPD. */
87#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
88#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
89#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
90#define CONFIG_SYS_DDR_TIMING_3 0x00020000
91#define CONFIG_SYS_DDR_TIMING_0 0x00330004
92#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
93#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
94#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
95#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
96#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
97#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
98#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
99#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
100#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
101#define CONFIG_SYS_DDR_TIMING_4 0x00220001
102#define CONFIG_SYS_DDR_TIMING_5 0x03402400
103#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
104#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
105#define CONFIG_SYS_DDR_CDR_1 0x80040000
106#define CONFIG_SYS_DDR_CDR_2 0x00000000
107#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
108#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
109#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
110#define CONFIG_SYS_DDR_CONTROL2 0x24400000
111
112#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
113#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
114#define CONFIG_SYS_DDR_SBE 0x00010000
115
116#undef CONFIG_CLOCKS_IN_MHZ
117
118/*
119 * Local Bus Definitions
120 */
121
122#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
123#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
124
125#define CONFIG_SYS_BCSR_BASE 0xf8000000
126#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
127
128/*Chip select 0 - Flash*/
Liu Yu2639e512010-01-18 19:03:28 +0800129#define CONFIG_FLASH_BR_PRELIM 0xfe000801
130#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wangbd255372009-03-27 17:02:45 -0400131
Haiying Wang7a1d7b82009-05-20 12:30:32 -0400132/*Chip select 1 - BCSR*/
Haiying Wangbd255372009-03-27 17:02:45 -0400133#define CONFIG_SYS_BR1_PRELIM 0xf8000801
134#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
135
Haiying Wang7a1d7b82009-05-20 12:30:32 -0400136/*Chip select 4 - PIB*/
137#define CONFIG_SYS_BR4_PRELIM 0xf8008801
138#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
139
140/*Chip select 5 - PIB*/
141#define CONFIG_SYS_BR5_PRELIM 0xf8010801
142#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
143
Haiying Wangbd255372009-03-27 17:02:45 -0400144#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
145#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
146#undef CONFIG_SYS_FLASH_CHECKSUM
147#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
148#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
149
Liu Yu2639e512010-01-18 19:03:28 +0800150#undef CONFIG_SYS_RAMBOOT
Liu Yu2639e512010-01-18 19:03:28 +0800151
Haiying Wangbd255372009-03-27 17:02:45 -0400152#define CONFIG_SYS_FLASH_EMPTY_INFO
153
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400154/* Chip select 3 - NAND */
Liu Yu2639e512010-01-18 19:03:28 +0800155#ifndef CONFIG_NAND_SPL
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400156#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu2639e512010-01-18 19:03:28 +0800157#else
158#define CONFIG_SYS_NAND_BASE 0xFFF00000
159#endif
160
161/* NAND boot: 4K NAND loader config */
162#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
163#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
164#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
165#define CONFIG_SYS_NAND_U_BOOT_START \
166 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
167#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
168#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
169#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
170
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400171#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
172#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
173#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400174#define CONFIG_NAND_FSL_ELBC 1
175#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintock48aab142011-04-05 14:39:33 -0500176#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400177 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
178 | BR_PS_8 /* Port Size = 8 bit */ \
179 | BR_MS_FCM /* MSEL = FCM */ \
180 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500181#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400182 | OR_FCM_CSCT \
183 | OR_FCM_CST \
184 | OR_FCM_CHT \
185 | OR_FCM_SCY_1 \
186 | OR_FCM_TRLX \
187 | OR_FCM_EHTR)
Liu Yu2639e512010-01-18 19:03:28 +0800188
Liu Yu2639e512010-01-18 19:03:28 +0800189#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
190#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500191#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
192#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangbd255372009-03-27 17:02:45 -0400193
Haiying Wangbd255372009-03-27 17:02:45 -0400194#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
195#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
196#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
197#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
198
199#define CONFIG_SYS_INIT_RAM_LOCK 1
200#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wangbd255372009-03-27 17:02:45 -0400202
Haiying Wangbd255372009-03-27 17:02:45 -0400203#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200204 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wangbd255372009-03-27 17:02:45 -0400205#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
206
207#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangb228ae62009-06-04 16:12:39 -0400208#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wangbd255372009-03-27 17:02:45 -0400209
210/* Serial Port */
Haiying Wangbd255372009-03-27 17:02:45 -0400211#define CONFIG_SYS_NS16550_SERIAL
212#define CONFIG_SYS_NS16550_REG_SIZE 1
213#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500214#ifdef CONFIG_NAND_SPL
215#define CONFIG_NS16550_MIN_FUNCTIONS
216#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400217
218#define CONFIG_SYS_BAUDRATE_TABLE \
219 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
220
221#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
222#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
223
Haiying Wangbd255372009-03-27 17:02:45 -0400224/*
225 * I2C
226 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200227#define CONFIG_SYS_I2C
228#define CONFIG_SYS_I2C_FSL
229#define CONFIG_SYS_FSL_I2C_SPEED 400000
230#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
231#define CONFIG_SYS_FSL_I2C2_SPEED 400000
232#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
233#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
234#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
235#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wangbd255372009-03-27 17:02:45 -0400236
237/*
238 * I2C2 EEPROM
239 */
240#define CONFIG_ID_EEPROM
241#ifdef CONFIG_ID_EEPROM
242#define CONFIG_SYS_I2C_EEPROM_NXID
243#endif
244#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
245#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
246#define CONFIG_SYS_EEPROM_BUS_NUM 1
247
248#define PLPPAR1_I2C_BIT_MASK 0x0000000F
249#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsovda225942009-10-15 17:47:06 +0400250#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wangbd255372009-03-27 17:02:45 -0400251#define PLPDIR1_I2C_BIT_MASK 0x0000000F
252#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsovda225942009-10-15 17:47:06 +0400253#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsov05241172009-12-16 01:14:31 +0300254#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
255#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
256#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
257#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wangbd255372009-03-27 17:02:45 -0400258
259/*
260 * General PCI
261 * Memory Addresses are mapped 1-1. I/O is mapped from 0
262 */
Kumar Galab999ae82010-12-17 10:18:07 -0600263#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wangbd255372009-03-27 17:02:45 -0400264#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
265#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
266#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
267#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
268#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
269#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
270#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
271#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
272
Kumar Gala6ad0eb52011-01-04 18:04:01 -0600273#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
274#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
275#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
276#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wangbd255372009-03-27 17:02:45 -0400277
278#ifdef CONFIG_QE
279/*
280 * QE UEC ethernet configuration
281 */
Haiying Wangbc759ee2009-05-20 12:30:37 -0400282#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
283#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wangbd255372009-03-27 17:02:45 -0400284
285#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
286#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500287#define CONFIG_ETHPRIME "UEC0"
Haiying Wangbd255372009-03-27 17:02:45 -0400288#define CONFIG_PHY_MODE_NEED_CHANGE
289
290#define CONFIG_UEC_ETH1 /* GETH1 */
291#define CONFIG_HAS_ETH0
292
293#ifdef CONFIG_UEC_ETH1
294#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
295#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400296#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangbd255372009-03-27 17:02:45 -0400297#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
298#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
299#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming7832a462011-04-13 00:37:12 -0500300#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100301#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400302#elif defined(CONFIG_SYS_UCC_RMII_MODE)
303#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
304#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
305#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500306#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100307#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400308#endif /* CONFIG_SYS_UCC_RGMII_MODE */
309#endif /* CONFIG_UEC_ETH1 */
Haiying Wangbd255372009-03-27 17:02:45 -0400310
311#define CONFIG_UEC_ETH2 /* GETH2 */
312#define CONFIG_HAS_ETH1
313
314#ifdef CONFIG_UEC_ETH2
315#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
316#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400317#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangbd255372009-03-27 17:02:45 -0400318#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
319#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
320#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500321#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100322#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400323#elif defined(CONFIG_SYS_UCC_RMII_MODE)
324#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
325#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
326#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500327#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100328#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400329#endif /* CONFIG_SYS_UCC_RGMII_MODE */
330#endif /* CONFIG_UEC_ETH2 */
Haiying Wangbd255372009-03-27 17:02:45 -0400331
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400332#define CONFIG_UEC_ETH3 /* GETH3 */
333#define CONFIG_HAS_ETH2
334
335#ifdef CONFIG_UEC_ETH3
336#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
337#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400338#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400339#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
340#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
341#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming7832a462011-04-13 00:37:12 -0500342#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100343#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400344#elif defined(CONFIG_SYS_UCC_RMII_MODE)
345#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
346#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
347#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500348#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100349#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400350#endif /* CONFIG_SYS_UCC_RGMII_MODE */
351#endif /* CONFIG_UEC_ETH3 */
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400352
353#define CONFIG_UEC_ETH4 /* GETH4 */
354#define CONFIG_HAS_ETH3
355
356#ifdef CONFIG_UEC_ETH4
357#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
358#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400359#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400360#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
361#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
362#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming7832a462011-04-13 00:37:12 -0500363#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100364#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400365#elif defined(CONFIG_SYS_UCC_RMII_MODE)
366#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
367#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
368#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500369#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100370#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400371#endif /* CONFIG_SYS_UCC_RGMII_MODE */
372#endif /* CONFIG_UEC_ETH4 */
Haiying Wang10b981b2009-05-20 12:30:41 -0400373
374#undef CONFIG_UEC_ETH6 /* GETH6 */
375#define CONFIG_HAS_ETH5
376
377#ifdef CONFIG_UEC_ETH6
378#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
379#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
380#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
381#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
382#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500383#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100384#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang10b981b2009-05-20 12:30:41 -0400385#endif /* CONFIG_UEC_ETH6 */
386
387#undef CONFIG_UEC_ETH8 /* GETH8 */
388#define CONFIG_HAS_ETH7
389
390#ifdef CONFIG_UEC_ETH8
391#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
392#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
393#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
394#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
395#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming7832a462011-04-13 00:37:12 -0500396#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100397#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang10b981b2009-05-20 12:30:41 -0400398#endif /* CONFIG_UEC_ETH8 */
399
Haiying Wangbd255372009-03-27 17:02:45 -0400400#endif /* CONFIG_QE */
401
402#if defined(CONFIG_PCI)
Haiying Wangbd255372009-03-27 17:02:45 -0400403#undef CONFIG_EEPRO100
404#undef CONFIG_TULIP
405
406#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
407
408#endif /* CONFIG_PCI */
409
Haiying Wangbd255372009-03-27 17:02:45 -0400410/*
411 * Environment
412 */
Liu Yu2639e512010-01-18 19:03:28 +0800413#if defined(CONFIG_SYS_RAMBOOT)
Liu Yu2639e512010-01-18 19:03:28 +0800414#else
Haiying Wangb228ae62009-06-04 16:12:39 -0400415#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wangbd76d192010-09-29 13:44:14 -0400416#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
417#define CONFIG_ENV_SIZE 0x2000
Liu Yu2639e512010-01-18 19:03:28 +0800418#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400419
420#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
421#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
422
423/* QE microcode/firmware address */
Zhao Qiang83a90842014-03-21 16:21:44 +0800424#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wangbd255372009-03-27 17:02:45 -0400425
426/*
427 * BOOTP options
428 */
429#define CONFIG_BOOTP_BOOTFILESIZE
Haiying Wangbd255372009-03-27 17:02:45 -0400430
Haiying Wangbd255372009-03-27 17:02:45 -0400431#undef CONFIG_WATCHDOG /* watchdog disabled */
432
Anton Vorontsovda225942009-10-15 17:47:06 +0400433#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800434#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovda225942009-10-15 17:47:06 +0400435#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsovda225942009-10-15 17:47:06 +0400436#endif
437
Haiying Wangbd255372009-03-27 17:02:45 -0400438/*
439 * Miscellaneous configurable options
440 */
Haiying Wangbd255372009-03-27 17:02:45 -0400441#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wangbd255372009-03-27 17:02:45 -0400442#if defined(CONFIG_CMD_KGDB)
443#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
444#else
445#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
446#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400447#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
448#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
449 /* Boot Argument Buffer Size */
Haiying Wangbd255372009-03-27 17:02:45 -0400450
451/*
452 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500453 * have to be in the first 64 MB of memory, since this is
Haiying Wangbd255372009-03-27 17:02:45 -0400454 * the maximum mapped by the Linux kernel during initialization.
455 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500456#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
457#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wangbd255372009-03-27 17:02:45 -0400458
Haiying Wangbd255372009-03-27 17:02:45 -0400459#if defined(CONFIG_CMD_KGDB)
460#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wangbd255372009-03-27 17:02:45 -0400461#endif
462
463/*
464 * Environment Configuration
465 */
Mario Six790d8442018-03-28 14:38:20 +0200466#define CONFIG_HOSTNAME "mpc8569mds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000467#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000468#define CONFIG_BOOTFILE "your.uImage"
Haiying Wangbd255372009-03-27 17:02:45 -0400469
470#define CONFIG_SERVERIP 192.168.1.1
471#define CONFIG_GATEWAYIP 192.168.1.1
472#define CONFIG_NETMASK 255.255.255.0
473
474#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
475
Haiying Wangbd255372009-03-27 17:02:45 -0400476#define CONFIG_EXTRA_ENV_SETTINGS \
477 "netdev=eth0\0" \
478 "consoledev=ttyS0\0" \
479 "ramdiskaddr=600000\0" \
480 "ramdiskfile=your.ramdisk.u-boot\0" \
481 "fdtaddr=400000\0" \
482 "fdtfile=your.fdt.dtb\0" \
483 "nfsargs=setenv bootargs root=/dev/nfs rw " \
484 "nfsroot=$serverip:$rootpath " \
485 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
486 "console=$consoledev,$baudrate $othbootargs\0" \
487 "ramargs=setenv bootargs root=/dev/ram rw " \
488 "console=$consoledev,$baudrate $othbootargs\0" \
489
490#define CONFIG_NFSBOOTCOMMAND \
491 "run nfsargs;" \
492 "tftp $loadaddr $bootfile;" \
493 "tftp $fdtaddr $fdtfile;" \
494 "bootm $loadaddr - $fdtaddr"
495
496#define CONFIG_RAMBOOTCOMMAND \
497 "run ramargs;" \
498 "tftp $ramdiskaddr $ramdiskfile;" \
499 "tftp $loadaddr $bootfile;" \
500 "bootm $loadaddr $ramdiskaddr"
501
502#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
503
504#endif /* __CONFIG_H */