blob: 68dd4ecafeec0aab8e735d2c560850e116987651 [file] [log] [blame]
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +02001/*
2 * URB OHCI HCD (Host Controller Driver) for USB.
3 *
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net>
6 *
7 * usb-ohci.h
8 */
9
Wolfgang Denk2c195722006-06-26 11:06:00 +020010/* functions for doing board or CPU specific setup/cleanup */
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +020011extern int usb_board_init(void);
12extern int usb_board_stop(void);
Markus Klotzbuecheraa219212006-05-30 16:56:14 +020013extern int usb_cpu_init_fail(void);
Markus Klotzbuecher98095512006-05-23 10:33:11 +020014
Markus Klotzbuecher98095512006-05-23 10:33:11 +020015extern int usb_cpu_init(void);
16extern int usb_cpu_stop(void);
Markus Klotzbuecheraa219212006-05-30 16:56:14 +020017extern int usb_cpu_init_fail(void);
Markus Klotzbuecher98095512006-05-23 10:33:11 +020018
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +020019
20static int cc_to_error[16] = {
21
22/* mapping of the OHCI CC status to error codes */
23 /* No Error */ 0,
24 /* CRC Error */ USB_ST_CRC_ERR,
25 /* Bit Stuff */ USB_ST_BIT_ERR,
26 /* Data Togg */ USB_ST_CRC_ERR,
27 /* Stall */ USB_ST_STALLED,
28 /* DevNotResp */ -1,
29 /* PIDCheck */ USB_ST_BIT_ERR,
30 /* UnExpPID */ USB_ST_BIT_ERR,
31 /* DataOver */ USB_ST_BUF_ERR,
32 /* DataUnder */ USB_ST_BUF_ERR,
33 /* reservd */ -1,
34 /* reservd */ -1,
35 /* BufferOver */ USB_ST_BUF_ERR,
36 /* BuffUnder */ USB_ST_BUF_ERR,
37 /* Not Access */ -1,
38 /* Not Access */ -1
39};
40
41/* ED States */
42
43#define ED_NEW 0x00
44#define ED_UNLINK 0x01
45#define ED_OPER 0x02
46#define ED_DEL 0x04
47#define ED_URB_DEL 0x08
48
49/* usb_ohci_ed */
50struct ed {
51 __u32 hwINFO;
52 __u32 hwTailP;
53 __u32 hwHeadP;
54 __u32 hwNextED;
55
56 struct ed *ed_prev;
57 __u8 int_period;
58 __u8 int_branch;
59 __u8 int_load;
60 __u8 int_interval;
61 __u8 state;
62 __u8 type;
63 __u16 last_iso;
64 struct ed *ed_rm_list;
65
66 struct usb_device *usb_dev;
67 __u32 unused[3];
68} __attribute((aligned(16)));
69typedef struct ed ed_t;
70
71
72/* TD info field */
73#define TD_CC 0xf0000000
74#define TD_CC_GET(td_p) ((td_p >>28) & 0x0f)
75#define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28)
76#define TD_EC 0x0C000000
77#define TD_T 0x03000000
78#define TD_T_DATA0 0x02000000
79#define TD_T_DATA1 0x03000000
80#define TD_T_TOGGLE 0x00000000
81#define TD_R 0x00040000
82#define TD_DI 0x00E00000
83#define TD_DI_SET(X) (((X) & 0x07)<< 21)
84#define TD_DP 0x00180000
85#define TD_DP_SETUP 0x00000000
86#define TD_DP_IN 0x00100000
87#define TD_DP_OUT 0x00080000
88
89#define TD_ISO 0x00010000
90#define TD_DEL 0x00020000
91
92/* CC Codes */
93#define TD_CC_NOERROR 0x00
94#define TD_CC_CRC 0x01
95#define TD_CC_BITSTUFFING 0x02
96#define TD_CC_DATATOGGLEM 0x03
97#define TD_CC_STALL 0x04
98#define TD_DEVNOTRESP 0x05
99#define TD_PIDCHECKFAIL 0x06
100#define TD_UNEXPECTEDPID 0x07
101#define TD_DATAOVERRUN 0x08
102#define TD_DATAUNDERRUN 0x09
103#define TD_BUFFEROVERRUN 0x0C
104#define TD_BUFFERUNDERRUN 0x0D
105#define TD_NOTACCESSED 0x0F
106
107
108#define MAXPSW 1
109
110struct td {
111 __u32 hwINFO;
112 __u32 hwCBP; /* Current Buffer Pointer */
113 __u32 hwNextTD; /* Next TD Pointer */
114 __u32 hwBE; /* Memory Buffer End Pointer */
115
116 __u16 hwPSW[MAXPSW];
117 __u8 unused;
118 __u8 index;
119 struct ed *ed;
120 struct td *next_dl_td;
121 struct usb_device *usb_dev;
122 int transfer_len;
123 __u32 data;
124
125 __u32 unused2[2];
126} __attribute((aligned(32)));
127typedef struct td td_t;
128
129#define OHCI_ED_SKIP (1 << 14)
130
131/*
132 * The HCCA (Host Controller Communications Area) is a 256 byte
133 * structure defined in the OHCI spec. that the host controller is
134 * told the base address of. It must be 256-byte aligned.
135 */
136
137#define NUM_INTS 32 /* part of the OHCI standard */
138struct ohci_hcca {
139 __u32 int_table[NUM_INTS]; /* Interrupt ED table */
140 __u16 frame_no; /* current frame number */
141 __u16 pad1; /* set to 0 on each frame_no change */
142 __u32 done_head; /* info returned for an interrupt */
143 u8 reserved_for_hc[116];
144} __attribute((aligned(256)));
145
146
147/*
148 * Maximum number of root hub ports.
149 */
150#define MAX_ROOT_PORTS 3 /* maximum OHCI root hub ports */
151
152/*
153 * This is the structure of the OHCI controller's memory mapped I/O
154 * region. This is Memory Mapped I/O. You must use the readl() and
155 * writel() macros defined in asm/io.h to access these!!
156 */
157struct ohci_regs {
158 /* control and status registers */
159 __u32 revision;
160 __u32 control;
161 __u32 cmdstatus;
162 __u32 intrstatus;
163 __u32 intrenable;
164 __u32 intrdisable;
165 /* memory pointers */
166 __u32 hcca;
167 __u32 ed_periodcurrent;
168 __u32 ed_controlhead;
169 __u32 ed_controlcurrent;
170 __u32 ed_bulkhead;
171 __u32 ed_bulkcurrent;
172 __u32 donehead;
173 /* frame counters */
174 __u32 fminterval;
175 __u32 fmremaining;
176 __u32 fmnumber;
177 __u32 periodicstart;
178 __u32 lsthresh;
179 /* Root hub ports */
180 struct ohci_roothub_regs {
181 __u32 a;
182 __u32 b;
183 __u32 status;
184 __u32 portstatus[MAX_ROOT_PORTS];
185 } roothub;
186} __attribute((aligned(32)));
187
188
189/* OHCI CONTROL AND STATUS REGISTER MASKS */
190
191/*
192 * HcControl (control) register masks
193 */
194#define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */
195#define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */
196#define OHCI_CTRL_IE (1 << 3) /* isochronous enable */
197#define OHCI_CTRL_CLE (1 << 4) /* control list enable */
198#define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */
199#define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
200#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
201#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
202#define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
203
204/* pre-shifted values for HCFS */
205# define OHCI_USB_RESET (0 << 6)
206# define OHCI_USB_RESUME (1 << 6)
207# define OHCI_USB_OPER (2 << 6)
208# define OHCI_USB_SUSPEND (3 << 6)
209
210/*
211 * HcCommandStatus (cmdstatus) register masks
212 */
213#define OHCI_HCR (1 << 0) /* host controller reset */
214#define OHCI_CLF (1 << 1) /* control list filled */
215#define OHCI_BLF (1 << 2) /* bulk list filled */
216#define OHCI_OCR (1 << 3) /* ownership change request */
217#define OHCI_SOC (3 << 16) /* scheduling overrun count */
218
219/*
220 * masks used with interrupt registers:
221 * HcInterruptStatus (intrstatus)
222 * HcInterruptEnable (intrenable)
223 * HcInterruptDisable (intrdisable)
224 */
225#define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
226#define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
227#define OHCI_INTR_SF (1 << 2) /* start frame */
228#define OHCI_INTR_RD (1 << 3) /* resume detect */
229#define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
230#define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
231#define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
232#define OHCI_INTR_OC (1 << 30) /* ownership change */
233#define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
234
235
236/* Virtual Root HUB */
237struct virt_root_hub {
238 int devnum; /* Address of Root Hub endpoint */
239 void *dev; /* was urb */
240 void *int_addr;
241 int send;
242 int interval;
243};
244
245/* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */
246
247/* destination of request */
248#define RH_INTERFACE 0x01
249#define RH_ENDPOINT 0x02
250#define RH_OTHER 0x03
251
252#define RH_CLASS 0x20
253#define RH_VENDOR 0x40
254
255/* Requests: bRequest << 8 | bmRequestType */
256#define RH_GET_STATUS 0x0080
257#define RH_CLEAR_FEATURE 0x0100
258#define RH_SET_FEATURE 0x0300
259#define RH_SET_ADDRESS 0x0500
260#define RH_GET_DESCRIPTOR 0x0680
261#define RH_SET_DESCRIPTOR 0x0700
262#define RH_GET_CONFIGURATION 0x0880
263#define RH_SET_CONFIGURATION 0x0900
264#define RH_GET_STATE 0x0280
265#define RH_GET_INTERFACE 0x0A80
266#define RH_SET_INTERFACE 0x0B00
267#define RH_SYNC_FRAME 0x0C80
268/* Our Vendor Specific Request */
269#define RH_SET_EP 0x2000
270
271
272/* Hub port features */
273#define RH_PORT_CONNECTION 0x00
274#define RH_PORT_ENABLE 0x01
275#define RH_PORT_SUSPEND 0x02
276#define RH_PORT_OVER_CURRENT 0x03
277#define RH_PORT_RESET 0x04
278#define RH_PORT_POWER 0x08
279#define RH_PORT_LOW_SPEED 0x09
280
281#define RH_C_PORT_CONNECTION 0x10
282#define RH_C_PORT_ENABLE 0x11
283#define RH_C_PORT_SUSPEND 0x12
284#define RH_C_PORT_OVER_CURRENT 0x13
285#define RH_C_PORT_RESET 0x14
286
287/* Hub features */
288#define RH_C_HUB_LOCAL_POWER 0x00
289#define RH_C_HUB_OVER_CURRENT 0x01
290
291#define RH_DEVICE_REMOTE_WAKEUP 0x00
292#define RH_ENDPOINT_STALL 0x01
293
294#define RH_ACK 0x01
295#define RH_REQ_ERR -1
296#define RH_NACK 0x00
297
298
299/* OHCI ROOT HUB REGISTER MASKS */
300
301/* roothub.portstatus [i] bits */
302#define RH_PS_CCS 0x00000001 /* current connect status */
303#define RH_PS_PES 0x00000002 /* port enable status*/
304#define RH_PS_PSS 0x00000004 /* port suspend status */
305#define RH_PS_POCI 0x00000008 /* port over current indicator */
306#define RH_PS_PRS 0x00000010 /* port reset status */
307#define RH_PS_PPS 0x00000100 /* port power status */
308#define RH_PS_LSDA 0x00000200 /* low speed device attached */
309#define RH_PS_CSC 0x00010000 /* connect status change */
310#define RH_PS_PESC 0x00020000 /* port enable status change */
311#define RH_PS_PSSC 0x00040000 /* port suspend status change */
312#define RH_PS_OCIC 0x00080000 /* over current indicator change */
313#define RH_PS_PRSC 0x00100000 /* port reset status change */
314
315/* roothub.status bits */
316#define RH_HS_LPS 0x00000001 /* local power status */
317#define RH_HS_OCI 0x00000002 /* over current indicator */
318#define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
319#define RH_HS_LPSC 0x00010000 /* local power status change */
320#define RH_HS_OCIC 0x00020000 /* over current indicator change */
321#define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
322
323/* roothub.b masks */
324#define RH_B_DR 0x0000ffff /* device removable flags */
325#define RH_B_PPCM 0xffff0000 /* port power control mask */
326
327/* roothub.a masks */
328#define RH_A_NDP (0xff << 0) /* number of downstream ports */
329#define RH_A_PSM (1 << 8) /* power switching mode */
330#define RH_A_NPS (1 << 9) /* no power switching */
331#define RH_A_DT (1 << 10) /* device type (mbz) */
332#define RH_A_OCPM (1 << 11) /* over current protection mode */
333#define RH_A_NOCP (1 << 12) /* no over current protection */
334#define RH_A_POTPGT (0xff << 24) /* power on to power good time */
335
336/* urb */
337#define N_URB_TD 48
338typedef struct
339{
340 ed_t *ed;
341 __u16 length; /* number of tds associated with this request */
342 __u16 td_cnt; /* number of tds already serviced */
343 int state;
344 unsigned long pipe;
345 int actual_length;
346 td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */
347} urb_priv_t;
348#define URB_DEL 1
349
350/*
351 * This is the full ohci controller description
352 *
353 * Note how the "proper" USB information is just
354 * a subset of what the full implementation needs. (Linus)
355 */
356
357
358typedef struct ohci {
359 struct ohci_hcca *hcca; /* hcca */
360 /*dma_addr_t hcca_dma;*/
361
362 int irq;
363 int disabled; /* e.g. got a UE, we're hung */
364 int sleeping;
365 unsigned long flags; /* for HC bugs */
366
367 struct ohci_regs *regs; /* OHCI controller's memory */
368
369 ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */
370 ed_t *ed_bulktail; /* last endpoint of bulk list */
371 ed_t *ed_controltail; /* last endpoint of control list */
372 int intrstatus;
373 __u32 hc_control; /* copy of the hc control reg */
374 struct usb_device *dev[32];
375 struct virt_root_hub rh;
376
377 const char *slot_name;
378} ohci_t;
379
380#define NUM_EDS 8 /* num of preallocated endpoint descriptors */
381
382struct ohci_device {
383 ed_t ed[NUM_EDS];
384 int ed_cnt;
385};
386
387/* hcd */
388/* endpoint */
389static int ep_link(ohci_t * ohci, ed_t * ed);
390static int ep_unlink(ohci_t * ohci, ed_t * ed);
391static ed_t * ep_add_ed(struct usb_device * usb_dev, unsigned long pipe);
392
393/*-------------------------------------------------------------------------*/
394
395/* we need more TDs than EDs */
396#define NUM_TD 64
397
398/* +1 so we can align the storage */
399td_t gtd[NUM_TD+1];
400/* pointers to aligned storage */
401td_t *ptd;
402
403/* TDs ... */
404static inline struct td *
405td_alloc (struct usb_device *usb_dev)
406{
407 int i;
408 struct td *td;
409
410 td = NULL;
411 for (i = 0; i < NUM_TD; i++)
412 {
413 if (ptd[i].usb_dev == NULL)
414 {
415 td = &ptd[i];
416 td->usb_dev = usb_dev;
417 break;
418 }
419 }
420
421 return td;
422}
423
424static inline void
425ed_free (struct ed *ed)
426{
427 ed->usb_dev = NULL;
428}