blob: 9350daded1aa2e49273c6502fcd82af65e996482 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Pramod Kumara0531822018-10-12 14:04:27 +00003 * Copyright 2017-2018 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088_COMMON_H
7#define __LS1088_COMMON_H
8
Sumit Garg08da8b22018-01-06 09:04:24 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_BOARDINFO
12#define SPL_NO_QIXIS
13#define SPL_NO_PCI
14#define SPL_NO_ENV
15#define SPL_NO_RTC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QSPI
19#define SPL_NO_IFC
20#undef CONFIG_DISPLAY_CPUINFO
21#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053022
Ashish Kumar227b4bc2017-08-31 16:12:54 +053023#include <asm/arch/stream_id_lsch3.h>
24#include <asm/arch/config.h>
25#include <asm/arch/soc.h>
26
Pramod Kumara0531822018-10-12 14:04:27 +000027#define LS1088ARDB_PB_BOARD 0x4A
Ashish Kumar227b4bc2017-08-31 16:12:54 +053028/* Link Definitions */
Pankit Gargf5c2a832018-12-27 04:37:55 +000029#ifdef CONFIG_TFABOOT
30#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
31#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +053032#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Pankit Gargf5c2a832018-12-27 04:37:55 +000033#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053034
35/* Link Definitions */
Ashish Kumar2703ea72017-12-14 17:37:09 +053036#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
Ashish Kumar227b4bc2017-08-31 16:12:54 +053037
Ashish Kumar227b4bc2017-08-31 16:12:54 +053038#define CONFIG_VERY_BIG_RAM
39#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
40#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
41#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
42#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
43#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
44/*
45 * SMP Definitinos
46 */
Michael Wallef056e0f2020-06-01 21:53:26 +020047#define CPU_RELEASE_ADDR secondary_boot_addr
Ashish Kumar227b4bc2017-08-31 16:12:54 +053048
Biwen Lia5c9e122021-02-05 19:01:58 +080049/* GPIO */
Biwen Lia5c9e122021-02-05 19:01:58 +080050
Ashish Kumar227b4bc2017-08-31 16:12:54 +053051/* I2C */
Chuanhua Han8a898462019-07-23 18:43:11 +080052
Ashish Kumar227b4bc2017-08-31 16:12:54 +053053
54/* Serial Port */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053055#define CONFIG_SYS_NS16550_SERIAL
56#define CONFIG_SYS_NS16550_REG_SIZE 1
57#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
58
Ashish Kumar227b4bc2017-08-31 16:12:54 +053059/*
60 * During booting, IFC is mapped at the region of 0x30000000.
61 * But this region is limited to 256MB. To accommodate NOR, promjet
62 * and FPGA. This region is divided as below:
63 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
64 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
65 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
66 *
67 * To accommodate bigger NOR flash and other devices, we will map IFC
68 * chip selects to as below:
69 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
70 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
71 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
72 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
73 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
74 *
75 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
76 * CONFIG_SYS_FLASH_BASE has the final address (core view)
77 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
78 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
79 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
80 */
81
82#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
83#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
84#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
85
86#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
87#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
88
89#ifndef __ASSEMBLY__
90unsigned long long get_qixis_addr(void);
91#endif
92
93#define QIXIS_BASE get_qixis_addr()
94#define QIXIS_BASE_PHYS 0x20000000
95#define QIXIS_BASE_PHYS_EARLY 0xC000000
96
97
98#define CONFIG_SYS_NAND_BASE 0x530000000ULL
99#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
100
101
102/* MC firmware */
103/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
104#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
105#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
106#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
107#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
108#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
109#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareata33ba9392017-10-05 06:56:53 +0000110
111/* Define phy_reset function to boot the MC based on mcinitcmd.
112 * This happens late enough to properly fixup u-boot env MAC addresses.
113 */
114#define CONFIG_RESET_PHY_R
115
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530116/*
117 * Carve out a DDR region which will not be used by u-boot/Linux
118 *
119 * It will be used by MC and Debug Server. The MC region must be
120 * 512MB aligned, so the min size to hide is 512MB.
121 */
122
123#if defined(CONFIG_FSL_MC_ENET)
Meenakshi Aggarwal67f195c2019-02-27 14:41:02 +0530124#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530125#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530126
127/* Miscellaneous configurable options */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530128
Ashish Kumara179e562017-11-02 09:50:47 +0530129/* SATA */
130#ifdef CONFIG_SCSI
Ashish Kumara179e562017-11-02 09:50:47 +0530131#define CONFIG_SCSI_AHCI_PLAT
132#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
133
134#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
135#define CONFIG_SYS_SCSI_MAX_LUN 1
136#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
137 CONFIG_SYS_SCSI_MAX_LUN)
138#endif
139
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530140/* Physical Memory Map */
141#define CONFIG_CHIP_SELECTS_PER_CTRL 4
142
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530143#define CONFIG_HWCONFIG
144#define HWCONFIG_BUFFER_SIZE 128
145
146/* #define CONFIG_DISPLAY_CPUINFO */
147
Sumit Garg08da8b22018-01-06 09:04:24 +0530148#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530149/* Initial environment variables */
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
152 "loadaddr=0x80100000\0" \
153 "kernel_addr=0x100000\0" \
154 "ramdisk_addr=0x800000\0" \
155 "ramdisk_size=0x2000000\0" \
156 "fdt_high=0xa0000000\0" \
157 "initrd_high=0xffffffffffffffff\0" \
158 "kernel_start=0x581000000\0" \
159 "kernel_load=0xa0000000\0" \
160 "kernel_size=0x2800000\0" \
161 "console=ttyAMA0,38400n8\0" \
162 "mcinitcmd=fsl_mc start mc 0x580a00000" \
163 " 0x580e00000 \0"
Sumit Garg08da8b22018-01-06 09:04:24 +0530164#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530165
166/* Monitor Command Prompt */
167#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
168#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
169 sizeof(CONFIG_SYS_PROMPT) + 16)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530170#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530171#define CONFIG_SYS_MAXARGS 64 /* max command args */
172
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530173#ifdef CONFIG_SPL
174#define CONFIG_SPL_BSS_START_ADDR 0x80100000
175#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530176#define CONFIG_SPL_MAX_SIZE 0x16000
177#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya01f3b432018-08-23 22:53:33 +0530178#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530179
180#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
181#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Sumit Garg19ef0352018-01-06 09:04:25 +0530182
Udit Agarwal22ec2382019-11-07 16:11:32 +0000183#ifdef CONFIG_NXP_ESBC
Sumit Garg19ef0352018-01-06 09:04:25 +0530184#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
185/*
186 * HDR would be appended at end of image and copied to DDR along
187 * with U-Boot image. Here u-boot max. size is 512K. So if binary
188 * size increases then increase this size in case of secure boot as
189 * it uses raw u-boot image instead of fit image.
190 */
191#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
192#else
193#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +0000194#endif /* ifdef CONFIG_NXP_ESBC */
Sumit Garg19ef0352018-01-06 09:04:25 +0530195
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530196#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530197#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
198
199#endif /* __LS1088_COMMON_H */