blob: 61b6e4bf07ee5b0fb8ad73339fd46c442cb87e57 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
Priyanka Jain2b361782017-04-27 15:08:06 +05303 * Copyright 2017 NXP
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 * Copyright 2015 Freescale Semiconductor
Mingkai Hu0e58b512015-10-26 19:47:50 +08005 */
6
7#ifndef _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_
8#define _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_
9
Simon Glass89e0a3a2017-05-17 08:23:10 -060010#ifndef __ASSEMBLY__
11#include <linux/types.h>
12#ifdef CONFIG_FSL_LSCH2
13#include <asm/arch/immap_lsch2.h>
14#endif
15#ifdef CONFIG_FSL_LSCH3
16#include <asm/arch/immap_lsch3.h>
17#endif
18#endif
19
Mingkai Hu0e58b512015-10-26 19:47:50 +080020#ifdef CONFIG_SYS_FSL_CCSR_GUR_LE
21#define gur_in32(a) in_le32(a)
22#define gur_out32(a, v) out_le32(a, v)
23#elif defined(CONFIG_SYS_FSL_CCSR_GUR_BE)
24#define gur_in32(a) in_be32(a)
25#define gur_out32(a, v) out_be32(a, v)
26#endif
27
28#ifdef CONFIG_SYS_FSL_CCSR_SCFG_LE
29#define scfg_in32(a) in_le32(a)
30#define scfg_out32(a, v) out_le32(a, v)
Ran Wang250d9d02017-09-04 18:46:47 +080031#define scfg_clrbits32(addr, clear) clrbits_le32(addr, clear)
32#define scfg_clrsetbits32(addr, clear, set) clrsetbits_le32(addr, clear, set)
Mingkai Hu0e58b512015-10-26 19:47:50 +080033#elif defined(CONFIG_SYS_FSL_CCSR_SCFG_BE)
34#define scfg_in32(a) in_be32(a)
35#define scfg_out32(a, v) out_be32(a, v)
Ran Wang250d9d02017-09-04 18:46:47 +080036#define scfg_clrbits32(addr, clear) clrbits_be32(addr, clear)
37#define scfg_clrsetbits32(addr, clear, set) clrsetbits_be32(addr, clear, set)
Mingkai Hu0e58b512015-10-26 19:47:50 +080038#endif
39
Mingkai Hu19218992015-11-11 17:58:34 +080040#ifdef CONFIG_SYS_FSL_PEX_LUT_LE
41#define pex_lut_in32(a) in_le32(a)
42#define pex_lut_out32(a, v) out_le32(a, v)
43#elif defined(CONFIG_SYS_FSL_PEX_LUT_BE)
44#define pex_lut_in32(a) in_be32(a)
45#define pex_lut_out32(a, v) out_be32(a, v)
46#endif
Priyanka Jain3d31ec72016-11-17 12:29:52 +053047#ifndef __ASSEMBLY__
Mingkai Hu0e58b512015-10-26 19:47:50 +080048struct cpu_type {
49 char name[15];
50 u32 soc_ver;
51 u32 num_cores;
52};
53
54#define CPU_TYPE_ENTRY(n, v, nc) \
55 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc)}
Priyanka Jain3d31ec72016-11-17 12:29:52 +053056#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080057#define SVR_WO_E 0xFFFFFE
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053058#define SVR_LS1012A 0x870400
59#define SVR_LS1043A 0x879200
60#define SVR_LS1023A 0x879208
Mingkai Hucd54c0f2016-07-05 16:01:55 +080061#define SVR_LS1046A 0x870700
62#define SVR_LS1026A 0x870708
Ashish Kumarb25faa22017-08-31 16:12:53 +053063#define SVR_LS1048A 0x870320
64#define SVR_LS1084A 0x870302
65#define SVR_LS1088A 0x870300
66#define SVR_LS1044A 0x870322
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053067#define SVR_LS2045A 0x870120
68#define SVR_LS2080A 0x870110
69#define SVR_LS2085A 0x870100
70#define SVR_LS2040A 0x870130
Priyanka Jain4a6f1732016-11-17 12:29:55 +053071#define SVR_LS2088A 0x870900
72#define SVR_LS2084A 0x870910
73#define SVR_LS2048A 0x870920
74#define SVR_LS2044A 0x870930
Santan Kumarccb56a82017-06-09 11:48:08 +053075#define SVR_LS2081A 0x870918
76#define SVR_LS2041A 0x870914
Mingkai Hu0e58b512015-10-26 19:47:50 +080077
78#define SVR_MAJ(svr) (((svr) >> 4) & 0xf)
79#define SVR_MIN(svr) (((svr) >> 0) & 0xf)
Wenbin Songa8f57a92017-01-17 18:31:15 +080080#define SVR_REV(svr) (((svr) >> 0) & 0xff)
Mingkai Hu0e58b512015-10-26 19:47:50 +080081#define SVR_SOC_VER(svr) (((svr) >> 8) & SVR_WO_E)
82#define IS_E_PROCESSOR(svr) (!((svr >> 8) & 0x1))
Sriram Dash9282d262016-06-13 09:58:32 +053083#define IS_SVR_REV(svr, maj, min) \
84 ((SVR_MAJ(svr) == (maj)) && (SVR_MIN(svr) == (min)))
Wenbin song5d8a61c2017-12-04 12:18:28 +080085#define SVR_DEV(svr) ((svr) >> 8)
86#define IS_SVR_DEV(svr, dev) (((svr) >> 16) == (dev))
Mingkai Hu0e58b512015-10-26 19:47:50 +080087
Priyanka Jain3d31ec72016-11-17 12:29:52 +053088#ifndef __ASSEMBLY__
Mingkai Hue4e93ea2015-10-26 19:47:51 +080089#ifdef CONFIG_FSL_LSCH3
Mingkai Hu0e58b512015-10-26 19:47:50 +080090void fsl_lsch3_early_init_f(void);
Rajesh Bhagat814e0772018-01-17 16:13:00 +053091int get_core_volt_from_fuse(void);
Mingkai Hue4e93ea2015-10-26 19:47:51 +080092#elif defined(CONFIG_FSL_LSCH2)
93void fsl_lsch2_early_init_f(void);
Hou Zhiqiang4ad59992016-12-09 16:09:00 +080094int setup_chip_volt(void);
95/* Setup core vdd in unit mV */
96int board_setup_core_volt(u32 vdd);
Calvin Johnson6d6ef012018-03-08 15:30:33 +053097#ifdef CONFIG_FSL_PFE
98void init_pfe_scfg_dcfg_regs(void);
99#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800100#endif
York Sunbb7d3422018-06-26 14:48:28 -0700101#ifdef CONFIG_QSPI_AHB_INIT
102int qspi_ahb_init(void);
103#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800104
Mingkai Hu0e58b512015-10-26 19:47:50 +0800105void cpu_name(char *name);
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530106#ifdef CONFIG_SYS_FSL_ERRATUM_A009635
107void erratum_a009635(void);
108#endif
York Suncbe8e1c2016-04-04 11:41:26 -0700109
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +0800110#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
111void erratum_a010315(void);
112#endif
113
York Suncbe8e1c2016-04-04 11:41:26 -0700114bool soc_has_dp_ddr(void);
115bool soc_has_aiop(void);
Priyanka Jain3d31ec72016-11-17 12:29:52 +0530116#endif
Simon Glass89e0a3a2017-05-17 08:23:10 -0600117
Mingkai Hu0e58b512015-10-26 19:47:50 +0800118#endif /* _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_ */