blob: 80c8beebd8cc5b47be05246584883d06c4f3fb73 [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Wolfgang Denka1be4762008-05-20 16:00:29 +020039#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050041
Jon Loeliger5c8aa972006-04-26 17:58:56 -050042#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050044#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050045
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047
Ed Swarthout91080f72007-08-02 14:09:49 -050048#define CONFIG_PCI 1 /* Enable PCI/PCIE */
49#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
50#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
51#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050052#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruceb415b562008-01-23 16:31:01 -060053#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050054
Wolfgang Denka1be4762008-05-20 16:00:29 +020055#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050057
Becky Bruce03ea1be2008-05-08 19:02:12 -050058#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050059
Wolfgang Denka1be4762008-05-20 16:00:29 +020060#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050061
Jon Loeliger465b9d82006-04-27 10:15:16 -050062/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050063 * L2CR setup -- make sure this is right for your board!
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050066#define L2_INIT 0
67#define L2_ENABLE (L2CR_L2E)
68
69#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050070#ifndef __ASSEMBLY__
71extern unsigned long get_board_sys_clk(unsigned long dummy);
72#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020073#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050074#endif
75
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
79#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080
Jon Loeliger5c8aa972006-04-26 17:58:56 -050081/*
82 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
86#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
87#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
90#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
Ed Swarthout91080f72007-08-02 14:09:49 -050091
Jon Loeliger5c8aa972006-04-26 17:58:56 -050092/*
93 * DDR Setup
94 */
Kumar Galacad506c2008-08-26 15:01:35 -050095#define CONFIG_FSL_DDR2
96#undef CONFIG_FSL_DDR_INTERACTIVE
97#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
98#define CONFIG_DDR_SPD
99
100#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
101#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
104#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500105#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500106
107#define MPC86xx_DDR_SDRAM_CLK_CNTL
108
Kumar Galacad506c2008-08-26 15:01:35 -0500109#define CONFIG_NUM_DDR_CONTROLLERS 2
110#define CONFIG_DIMM_SLOTS_PER_CTLR 2
111#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500112
Kumar Galacad506c2008-08-26 15:01:35 -0500113/*
114 * I2C addresses of SPD EEPROMs
115 */
116#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
117#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
118#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
119#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500120
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500121
Kumar Galacad506c2008-08-26 15:01:35 -0500122/*
123 * These are used when DDR doesn't use SPD.
124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
126#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
127#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
128#define CONFIG_SYS_DDR_TIMING_3 0x00000000
129#define CONFIG_SYS_DDR_TIMING_0 0x00260802
130#define CONFIG_SYS_DDR_TIMING_1 0x39357322
131#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
132#define CONFIG_SYS_DDR_MODE_1 0x00480432
133#define CONFIG_SYS_DDR_MODE_2 0x00000000
134#define CONFIG_SYS_DDR_INTERVAL 0x06090100
135#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
136#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
137#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
138#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
139#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
140#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500141
Kumar Galacad506c2008-08-26 15:01:35 -0500142/*
143 * FIXME: Not used in fixed_sdram function
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_MODE 0x00000022
146#define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
147#define CONFIG_SYS_DDR_CS2_BNDS 0x00000FFF /* Not done */
148#define CONFIG_SYS_DDR_CS3_BNDS 0x00000FFF /* Not done */
149#define CONFIG_SYS_DDR_CS4_BNDS 0x00000FFF /* Not done */
150#define CONFIG_SYS_DDR_CS5_BNDS 0x00000FFF /* Not done */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500151
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500152
Jon Loeliger4eab6232008-01-15 13:42:41 -0600153#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200155#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
157#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158
159/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500160 * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
161 * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500162 * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
163 * However, when u-boot comes up, the flash_init needs hard start addresses
Jon Loeliger20836d42006-05-19 13:22:44 -0500164 * to build its info table. For user convenience, the flash addresses is
165 * fe800000 and ff800000. That way, u-boot knows where the flash is
166 * and the user can download u-boot code from promjet to fef00000, a
167 * more intuitive location than fe700000.
168 *
169 * Note that, on switching the boot location, fef00000 becomes fff00000.
Jon Loeliger465b9d82006-04-27 10:15:16 -0500170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
172#define CONFIG_SYS_FLASH_BASE2 0xff800000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
177#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_BR1_PRELIM 0xfe001001 /* port size 16bit */
180#define CONFIG_SYS_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
183#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
186#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500187
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500188
Kim Phillips53b34982007-08-21 17:00:17 -0500189#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200190#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500191#define PIXIS_ID 0x0 /* Board ID at offset 0 */
192#define PIXIS_VER 0x1 /* Board version at offset 1 */
193#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
194#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
195#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
196#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
197#define PIXIS_VCTL 0x10 /* VELA Control Register */
198#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
199#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
200#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
201#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
202#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
203#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
204#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
208#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#undef CONFIG_SYS_FLASH_CHECKSUM
211#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
212#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
213#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500214
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200215#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_FLASH_CFI
217#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
220#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500221#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500223#endif
224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800226#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500228#endif
229
230#undef CONFIG_CLOCKS_IN_MHZ
231
232#define CONFIG_L1_INIT_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_RAM_LOCK 1
234#ifndef CONFIG_SYS_INIT_RAM_LOCK
235#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500236#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500238#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
242#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
243#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
246#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247
248/* Serial Port */
249#define CONFIG_CONS_INDEX 1
250#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_NS16550
252#define CONFIG_SYS_NS16550_SERIAL
253#define CONFIG_SYS_NS16550_REG_SIZE 1
254#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500257 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
260#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500261
262/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_HUSH_PARSER
264#ifdef CONFIG_SYS_HUSH_PARSER
265#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500266#endif
267
Jon Loeliger465b9d82006-04-27 10:15:16 -0500268/*
269 * Pass open firmware flat tree to kernel
270 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600271#define CONFIG_OF_LIBFDT 1
272#define CONFIG_OF_BOARD_SETUP 1
273#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500274
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_64BIT_VSPRINTF 1
277#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500278
Jon Loeliger20836d42006-05-19 13:22:44 -0500279/*
280 * I2C
281 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500282#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
283#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500284#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
286#define CONFIG_SYS_I2C_SLAVE 0x7F
287#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
288#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500289
Jon Loeliger20836d42006-05-19 13:22:44 -0500290/*
291 * RapidIO MMU
292 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
294#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
295#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500296
297/*
298 * General PCI
299 * Addresses are mapped 1-1.
300 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
302#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
303#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
304#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
305#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
306#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500307
308/* For RTL8139 */
Jin Zhengxiong-R64188b03e9892006-06-27 18:12:10 +0800309#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
Wolfgang Denka1be4762008-05-20 16:00:29 +0200310#define _IO_BASE 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
313#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
314#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
315#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
316#define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
317#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500318
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500319#if defined(CONFIG_PCI)
320
Wolfgang Denka1be4762008-05-20 16:00:29 +0200321#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500324
325#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200326#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500327
328#define CONFIG_RTL8139
329
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500330#undef CONFIG_EEPRO100
331#undef CONFIG_TULIP
332
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200333/************************************************************
334 * USB support
335 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200336#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200337#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200338#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_DEVICE_DEREGISTER
340#define CONFIG_SYS_USB_EVENT_POLL 1
341#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
342#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
343#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200344
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500345#if !defined(CONFIG_PCI_PNP)
346 #define PCI_ENET0_IOADDR 0xe0000000
347 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200348 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500349#endif
350
Jason Jinbb20f352007-07-13 12:14:58 +0800351/*PCIE video card used*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS
Jason Jinbb20f352007-07-13 12:14:58 +0800353
354/*PCI video card used*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
Jason Jinbb20f352007-07-13 12:14:58 +0800356
357/* video */
358#define CONFIG_VIDEO
359
360#if defined(CONFIG_VIDEO)
361#define CONFIG_BIOSEMU
362#define CONFIG_CFB_CONSOLE
363#define CONFIG_VIDEO_SW_CURSOR
364#define CONFIG_VGA_AS_SINGLE_DEVICE
365#define CONFIG_ATI_RADEON_FB
366#define CONFIG_VIDEO_LOGO
367/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS
Jason Jinbb20f352007-07-13 12:14:58 +0800369#endif
370
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500372
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800373#define CONFIG_DOS_PARTITION
374#define CONFIG_SCSI_AHCI
375
376#ifdef CONFIG_SCSI_AHCI
377#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
379#define CONFIG_SYS_SCSI_MAX_LUN 1
380#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
381#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800382#endif
383
Jason Jinbb20f352007-07-13 12:14:58 +0800384#define CONFIG_MPC86XX_PCI2
385
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500386#endif /* CONFIG_PCI */
387
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500388#if defined(CONFIG_TSEC_ENET)
389
390#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200391#define CONFIG_NET_MULTI 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500392#endif
393
394#define CONFIG_MII 1 /* MII PHY management */
395
Wolfgang Denka1be4762008-05-20 16:00:29 +0200396#define CONFIG_TSEC1 1
397#define CONFIG_TSEC1_NAME "eTSEC1"
398#define CONFIG_TSEC2 1
399#define CONFIG_TSEC2_NAME "eTSEC2"
400#define CONFIG_TSEC3 1
401#define CONFIG_TSEC3_NAME "eTSEC3"
402#define CONFIG_TSEC4 1
403#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500404
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500405#define TSEC1_PHY_ADDR 0
406#define TSEC2_PHY_ADDR 1
407#define TSEC3_PHY_ADDR 2
408#define TSEC4_PHY_ADDR 3
409#define TSEC1_PHYIDX 0
410#define TSEC2_PHYIDX 0
411#define TSEC3_PHYIDX 0
412#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500413#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
414#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
415#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
416#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500417
418#define CONFIG_ETHPRIME "eTSEC1"
419
420#endif /* CONFIG_TSEC_ENET */
421
Jon Loeliger20836d42006-05-19 13:22:44 -0500422/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200423 * BAT0 2G Cacheable, non-guarded
424 * 0x0000_0000 2G DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500425 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
427#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
428#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
429#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500430
Jon Loeliger20836d42006-05-19 13:22:44 -0500431/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200432 * BAT1 1G Cache-inhibited, guarded
433 * 0x8000_0000 512M PCI-Express 1 Memory
434 * 0xa000_0000 512M PCI-Express 2 Memory
Jon Loeliger20836d42006-05-19 13:22:44 -0500435 * Changed it for operating from 0xd0000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500436 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500438 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
440#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
441#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500442
Jon Loeliger20836d42006-05-19 13:22:44 -0500443/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200444 * BAT2 512M Cache-inhibited, guarded
445 * 0xc000_0000 512M RapidIO Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500446 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200447#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500448 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200449#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
450#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
451#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500452
Jon Loeliger20836d42006-05-19 13:22:44 -0500453/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200454 * BAT3 4M Cache-inhibited, guarded
455 * 0xf800_0000 4M CCSR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500456 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500458 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
460#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
461#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500462
Jon Loeliger20836d42006-05-19 13:22:44 -0500463/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200464 * BAT4 32M Cache-inhibited, guarded
465 * 0xe200_0000 16M PCI-Express 1 I/O
466 * 0xe300_0000 16M PCI-Express 2 I/0
Jon Loeliger20836d42006-05-19 13:22:44 -0500467 * Note that this is at 0xe0000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500468 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500470 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
472#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
473#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500474
Jon Loeliger20836d42006-05-19 13:22:44 -0500475/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200476 * BAT5 128K Cacheable, non-guarded
477 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500478 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
480#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
481#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
482#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500483
Jon Loeliger20836d42006-05-19 13:22:44 -0500484/*
Wolfgang Denka1be4762008-05-20 16:00:29 +0200485 * BAT6 32M Cache-inhibited, guarded
486 * 0xfe00_0000 32M FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500487 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500489 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
491#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
492#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500493
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_DBAT7L 0x00000000
495#define CONFIG_SYS_DBAT7U 0x00000000
496#define CONFIG_SYS_IBAT7L 0x00000000
497#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500498
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500499/*
500 * Environment
501 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200503 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200505 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
506 #define CONFIG_ENV_SIZE 0x2000
Jon Loeliger465b9d82006-04-27 10:15:16 -0500507#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200508 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200509 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200510 #define CONFIG_ENV_SIZE 0x2000
Jon Loeliger465b9d82006-04-27 10:15:16 -0500511#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500512
513#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200514#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500515
Jon Loeliger46b6c792007-06-11 19:03:44 -0500516
517/*
Jon Loeligered26c742007-07-10 09:10:49 -0500518 * BOOTP options
519 */
520#define CONFIG_BOOTP_BOOTFILESIZE
521#define CONFIG_BOOTP_BOOTPATH
522#define CONFIG_BOOTP_GATEWAY
523#define CONFIG_BOOTP_HOSTNAME
524
525
526/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500527 * Command line configuration.
528 */
529#include <config_cmd_default.h>
530
531#define CONFIG_CMD_PING
532#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600533#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500534
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger46b6c792007-06-11 19:03:44 -0500536 #undef CONFIG_CMD_ENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500537#endif
538
Jon Loeliger46b6c792007-06-11 19:03:44 -0500539#if defined(CONFIG_PCI)
540 #define CONFIG_CMD_PCI
541 #define CONFIG_CMD_SCSI
542 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800543 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500544#endif
545
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500546
547#undef CONFIG_WATCHDOG /* watchdog disabled */
548
549/*
550 * Miscellaneous configurable options
551 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200553#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200554#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
555#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500556
Jon Loeliger46b6c792007-06-11 19:03:44 -0500557#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200558 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500559#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200560 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500561#endif
562
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200563#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
564#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
565#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
566#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500567
568/*
569 * For booting Linux, the board info and command line data
570 * have to be in the first 8 MB of memory, since this is
571 * the maximum mapped by the Linux kernel during initialization.
572 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200573#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500574
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575/*
576 * Internal Definitions
577 *
578 * Boot Flags
579 */
580#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
581#define BOOTFLAG_WARM 0x02 /* Software reboot */
582
Jon Loeliger46b6c792007-06-11 19:03:44 -0500583#if defined(CONFIG_CMD_KGDB)
584 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
585 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500586#endif
587
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500588/*
589 * Environment Configuration
590 */
591
592/* The mac addresses for all ethernet interface */
593#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200594#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500595#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
596#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
597#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
598#endif
599
Andy Fleming458c3892007-08-16 16:35:02 -0500600#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500601#define CONFIG_HAS_ETH1 1
602#define CONFIG_HAS_ETH2 1
603#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500604
Jon Loeliger4982cda2006-05-09 08:23:49 -0500605#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500606
607#define CONFIG_HOSTNAME unknown
608#define CONFIG_ROOTPATH /opt/nfsroot
609#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500610#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500611
Jon Loeliger465b9d82006-04-27 10:15:16 -0500612#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500613#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500614#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500615
Jon Loeliger465b9d82006-04-27 10:15:16 -0500616/* default location for tftp and bootm */
617#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500618
619#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200620#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500621
622#define CONFIG_BAUDRATE 115200
623
Wolfgang Denka1be4762008-05-20 16:00:29 +0200624#define CONFIG_EXTRA_ENV_SETTINGS \
625 "netdev=eth0\0" \
626 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
627 "tftpflash=tftpboot $loadaddr $uboot; " \
628 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
629 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
630 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
631 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
632 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
633 "consoledev=ttyS0\0" \
634 "ramdiskaddr=2000000\0" \
635 "ramdiskfile=your.ramdisk.u-boot\0" \
636 "fdtaddr=c00000\0" \
637 "fdtfile=mpc8641_hpcn.dtb\0" \
638 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
639 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
640 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500641
642
Wolfgang Denka1be4762008-05-20 16:00:29 +0200643#define CONFIG_NFSBOOTCOMMAND \
644 "setenv bootargs root=/dev/nfs rw " \
645 "nfsroot=$serverip:$rootpath " \
646 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
647 "console=$consoledev,$baudrate $othbootargs;" \
648 "tftp $loadaddr $bootfile;" \
649 "tftp $fdtaddr $fdtfile;" \
650 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500651
Wolfgang Denka1be4762008-05-20 16:00:29 +0200652#define CONFIG_RAMBOOTCOMMAND \
653 "setenv bootargs root=/dev/ram rw " \
654 "console=$consoledev,$baudrate $othbootargs;" \
655 "tftp $ramdiskaddr $ramdiskfile;" \
656 "tftp $loadaddr $bootfile;" \
657 "tftp $fdtaddr $fdtfile;" \
658 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500659
660#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
661
662#endif /* __CONFIG_H */