blob: bda699523625cda9f2027cefae988c06c5cf553c [file] [log] [blame]
Hai Pham86d59f32020-08-11 10:46:34 +07001// SPDX-License-Identifier: GPL-2.0
2/*
3 * r8a779a0 Clock Pulse Generator / Module Standby and Software Reset
4 *
5 * Copyright (C) 2020 Renesas Electronics Corp.
6 *
7 * Based on r8a7795-cpg-mssr.c
8 *
9 * Copyright (C) 2015 Glider bvba
10 * Copyright (C) 2015 Renesas Electronics Corp.
11 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
16
17#include <dt-bindings/clock/r8a779a0-cpg-mssr.h>
18
19#include "renesas-cpg-mssr.h"
20#include "rcar-gen3-cpg.h"
21
22enum clk_ids {
23 /* Core Clock Outputs exported to DT */
24 LAST_DT_CORE_CLK = R8A779A0_CLK_OSC,
25
26 /* External Input Clocks */
27 CLK_EXTAL,
28 CLK_EXTALR,
29
30 /* Internal Core Clocks */
31 CLK_MAIN,
32 CLK_PLL1,
33 CLK_PLL20,
34 CLK_PLL21,
35 CLK_PLL30,
36 CLK_PLL31,
37 CLK_PLL5,
38 CLK_PLL1_DIV2,
39 CLK_PLL20_DIV2,
40 CLK_PLL21_DIV2,
41 CLK_PLL30_DIV2,
42 CLK_PLL31_DIV2,
43 CLK_PLL5_DIV2,
44 CLK_PLL5_DIV4,
45 CLK_S1,
46 CLK_S3,
47 CLK_SDSRC,
48 CLK_RPCSRC,
49 CLK_OCO,
50
51 /* Module Clocks */
52 MOD_CLK_BASE
53};
54
55#define DEF_PLL(_name, _id, _offset) \
56 DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_PLL2X_3X, CLK_MAIN, \
57 .offset = _offset)
58
59#define DEF_SD(_name, _id, _parent, _offset) \
60 DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_SD, _parent, .offset = _offset)
61
62#define DEF_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \
63 DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_MDSEL, \
64 (_parent0) << 16 | (_parent1), \
65 .div = (_div0) << 16 | (_div1), .offset = _md)
66
67#define DEF_OSC(_name, _id, _parent, _div) \
68 DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_OSC, _parent, .div = _div)
69
70static const struct cpg_core_clk r8a779a0_core_clks[] = {
71 /* External Clock Inputs */
72 DEF_INPUT("extal", CLK_EXTAL),
73 DEF_INPUT("extalr", CLK_EXTALR),
74
75 /* Internal Core Clocks */
76 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_R8A779A0_MAIN, CLK_EXTAL),
77 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_R8A779A0_PLL1, CLK_MAIN),
78 DEF_BASE(".pll5", CLK_PLL5, CLK_TYPE_R8A779A0_PLL5, CLK_MAIN),
79 DEF_PLL(".pll20", CLK_PLL20, 0x0834),
80 DEF_PLL(".pll21", CLK_PLL21, 0x0838),
81 DEF_PLL(".pll30", CLK_PLL30, 0x083c),
82 DEF_PLL(".pll31", CLK_PLL31, 0x0840),
83
84 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
85 DEF_FIXED(".pll20_div2", CLK_PLL20_DIV2, CLK_PLL20, 2, 1),
86 DEF_FIXED(".pll21_div2", CLK_PLL21_DIV2, CLK_PLL21, 2, 1),
87 DEF_FIXED(".pll30_div2", CLK_PLL30_DIV2, CLK_PLL30, 2, 1),
88 DEF_FIXED(".pll31_div2", CLK_PLL31_DIV2, CLK_PLL31, 2, 1),
89 DEF_FIXED(".pll5_div2", CLK_PLL5_DIV2, CLK_PLL5, 2, 1),
90 DEF_FIXED(".pll5_div4", CLK_PLL5_DIV4, CLK_PLL5_DIV2, 2, 1),
91 DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 2, 1),
92 DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 4, 1),
93 DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL5_DIV4, 1, 1),
94 DEF_RATE(".oco", CLK_OCO, 32768),
95
96 /* Core Clock Outputs */
97 DEF_FIXED("zx", R8A779A0_CLK_ZX, CLK_PLL20_DIV2, 2, 1),
98 DEF_FIXED("s1d1", R8A779A0_CLK_S1D1, CLK_S1, 1, 1),
99 DEF_FIXED("s1d2", R8A779A0_CLK_S1D2, CLK_S1, 2, 1),
100 DEF_FIXED("s1d4", R8A779A0_CLK_S1D4, CLK_S1, 4, 1),
101 DEF_FIXED("s1d8", R8A779A0_CLK_S1D8, CLK_S1, 8, 1),
102 DEF_FIXED("s1d12", R8A779A0_CLK_S1D12, CLK_S1, 12, 1),
103 DEF_FIXED("s3d1", R8A779A0_CLK_S3D1, CLK_S3, 1, 1),
104 DEF_FIXED("s3d2", R8A779A0_CLK_S3D2, CLK_S3, 2, 1),
105 DEF_FIXED("s3d4", R8A779A0_CLK_S3D4, CLK_S3, 4, 1),
106 DEF_FIXED("zs", R8A779A0_CLK_ZS, CLK_PLL1_DIV2, 4, 1),
107 DEF_FIXED("zt", R8A779A0_CLK_ZT, CLK_PLL1_DIV2, 2, 1),
108 DEF_FIXED("ztr", R8A779A0_CLK_ZTR, CLK_PLL1_DIV2, 2, 1),
109 DEF_FIXED("zr", R8A779A0_CLK_ZR, CLK_PLL1_DIV2, 1, 1),
110 DEF_FIXED("dsi", R8A779A0_CLK_DSI, CLK_PLL5_DIV4, 1, 1),
111 DEF_FIXED("cnndsp", R8A779A0_CLK_CNNDSP, CLK_PLL5_DIV4, 1, 1),
112 DEF_FIXED("vip", R8A779A0_CLK_VIP, CLK_PLL5, 5, 1),
113 DEF_FIXED("adgh", R8A779A0_CLK_ADGH, CLK_PLL5_DIV4, 1, 1),
114 DEF_FIXED("icu", R8A779A0_CLK_ICU, CLK_PLL5_DIV4, 2, 1),
115 DEF_FIXED("icud2", R8A779A0_CLK_ICUD2, CLK_PLL5_DIV4, 4, 1),
116 DEF_FIXED("vcbus", R8A779A0_CLK_VCBUS, CLK_PLL5_DIV4, 1, 1),
117 DEF_FIXED("cbfusa", R8A779A0_CLK_CBFUSA, CLK_EXTAL, 2, 1),
118 DEF_FIXED("cp", R8A779A0_CLK_CP, CLK_EXTAL, 2, 1),
119
120 DEF_SD("sd0", R8A779A0_CLK_SD0, CLK_SDSRC, 0x870),
121
122 DEF_DIV6P1("mso", R8A779A0_CLK_MSO, CLK_PLL5_DIV4, 0x87c),
123 DEF_DIV6P1("canfd", R8A779A0_CLK_CANFD, CLK_PLL5_DIV4, 0x878),
124 DEF_DIV6P1("csi0", R8A779A0_CLK_CSI0, CLK_PLL5_DIV4, 0x880),
125
126 DEF_OSC("osc", R8A779A0_CLK_OSC, CLK_EXTAL, 8),
127 DEF_MDSEL("r", R8A779A0_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
128};
129
130static const struct mssr_mod_clk r8a779a0_mod_clks[] = {
131 DEF_MOD("avb0", 211, R8A779A0_CLK_S3D2),
132 DEF_MOD("avb1", 212, R8A779A0_CLK_S3D2),
133 DEF_MOD("avb2", 213, R8A779A0_CLK_S3D2),
134 DEF_MOD("avb3", 214, R8A779A0_CLK_S3D2),
135 DEF_MOD("avb4", 215, R8A779A0_CLK_S3D2),
136 DEF_MOD("avb5", 216, R8A779A0_CLK_S3D2),
137 DEF_MOD("csi40", 331, R8A779A0_CLK_CSI0),
138 DEF_MOD("csi41", 400, R8A779A0_CLK_CSI0),
139 DEF_MOD("csi42", 401, R8A779A0_CLK_CSI0),
140 DEF_MOD("csi43", 402, R8A779A0_CLK_CSI0),
141 DEF_MOD("fcpvd0", 508, R8A779A0_CLK_S3D1),
142 DEF_MOD("fcpvd1", 509, R8A779A0_CLK_S3D1),
143 DEF_MOD("hscif0", 514, R8A779A0_CLK_S1D2),
144 DEF_MOD("hscif1", 515, R8A779A0_CLK_S1D2),
145 DEF_MOD("hscif2", 516, R8A779A0_CLK_S1D2),
146 DEF_MOD("hscif3", 517, R8A779A0_CLK_S1D2),
147 DEF_MOD("i2c0", 518, R8A779A0_CLK_S1D4),
148 DEF_MOD("i2c1", 519, R8A779A0_CLK_S1D4),
149 DEF_MOD("i2c2", 520, R8A779A0_CLK_S1D4),
150 DEF_MOD("i2c3", 521, R8A779A0_CLK_S1D4),
151 DEF_MOD("i2c4", 522, R8A779A0_CLK_S1D4),
152 DEF_MOD("i2c5", 523, R8A779A0_CLK_S1D4),
153 DEF_MOD("i2c6", 524, R8A779A0_CLK_S1D4),
154 DEF_MOD("msi0", 618, R8A779A0_CLK_MSO),
155 DEF_MOD("msi1", 619, R8A779A0_CLK_MSO),
156 DEF_MOD("msi2", 620, R8A779A0_CLK_MSO),
157 DEF_MOD("msi3", 621, R8A779A0_CLK_MSO),
158 DEF_MOD("msi4", 622, R8A779A0_CLK_MSO),
159 DEF_MOD("msi5", 623, R8A779A0_CLK_MSO),
160 DEF_MOD("scif0", 702, R8A779A0_CLK_S1D8),
161 DEF_MOD("scif1", 703, R8A779A0_CLK_S1D8),
162 DEF_MOD("scif3", 704, R8A779A0_CLK_S1D8),
163 DEF_MOD("scif4", 705, R8A779A0_CLK_S1D8),
164 DEF_MOD("sdhi0", 706, R8A779A0_CLK_SD0),
165 DEF_MOD("sydm1", 709, R8A779A0_CLK_S1D2),
166 DEF_MOD("sydm2", 710, R8A779A0_CLK_S1D2),
167 DEF_MOD("vin00", 730, R8A779A0_CLK_S1D1),
168 DEF_MOD("vin01", 731, R8A779A0_CLK_S1D1),
169 DEF_MOD("vin02", 800, R8A779A0_CLK_S1D1),
170 DEF_MOD("vin03", 801, R8A779A0_CLK_S1D1),
171 DEF_MOD("vin04", 802, R8A779A0_CLK_S1D1),
172 DEF_MOD("vin05", 803, R8A779A0_CLK_S1D1),
173 DEF_MOD("vin06", 804, R8A779A0_CLK_S1D1),
174 DEF_MOD("vin07", 805, R8A779A0_CLK_S1D1),
175 DEF_MOD("vin10", 806, R8A779A0_CLK_S1D1),
176 DEF_MOD("vin11", 807, R8A779A0_CLK_S1D1),
177 DEF_MOD("vin12", 808, R8A779A0_CLK_S1D1),
178 DEF_MOD("vin13", 809, R8A779A0_CLK_S1D1),
179 DEF_MOD("vin14", 810, R8A779A0_CLK_S1D1),
180 DEF_MOD("vin15", 811, R8A779A0_CLK_S1D1),
181 DEF_MOD("vin16", 812, R8A779A0_CLK_S1D1),
182 DEF_MOD("vin17", 813, R8A779A0_CLK_S1D1),
183 DEF_MOD("vin20", 814, R8A779A0_CLK_S1D1),
184 DEF_MOD("vin21", 815, R8A779A0_CLK_S1D1),
185 DEF_MOD("vin22", 816, R8A779A0_CLK_S1D1),
186 DEF_MOD("vin23", 817, R8A779A0_CLK_S1D1),
187 DEF_MOD("vin24", 818, R8A779A0_CLK_S1D1),
188 DEF_MOD("vin25", 819, R8A779A0_CLK_S1D1),
189 DEF_MOD("vin26", 820, R8A779A0_CLK_S1D1),
190 DEF_MOD("vin27", 821, R8A779A0_CLK_S1D1),
191 DEF_MOD("vin30", 822, R8A779A0_CLK_S1D1),
192 DEF_MOD("vin31", 823, R8A779A0_CLK_S1D1),
193 DEF_MOD("vin32", 824, R8A779A0_CLK_S1D1),
194 DEF_MOD("vin33", 825, R8A779A0_CLK_S1D1),
195 DEF_MOD("vin34", 826, R8A779A0_CLK_S1D1),
196 DEF_MOD("vin35", 827, R8A779A0_CLK_S1D1),
197 DEF_MOD("vin36", 828, R8A779A0_CLK_S1D1),
198 DEF_MOD("vin37", 829, R8A779A0_CLK_S1D1),
199 DEF_MOD("vspd0", 830, R8A779A0_CLK_S3D1),
200 DEF_MOD("vspd1", 831, R8A779A0_CLK_S3D1),
201 DEF_MOD("rwdt", 907, R8A779A0_CLK_R),
202 DEF_MOD("pfc0", 915, R8A779A0_CLK_CP),
203 DEF_MOD("pfc1", 916, R8A779A0_CLK_CP),
204 DEF_MOD("pfc2", 917, R8A779A0_CLK_CP),
205 DEF_MOD("pfc3", 918, R8A779A0_CLK_CP),
206 DEF_MOD("vspx0", 1028, R8A779A0_CLK_S1D1),
207 DEF_MOD("vspx1", 1029, R8A779A0_CLK_S1D1),
208 DEF_MOD("vspx2", 1030, R8A779A0_CLK_S1D1),
209 DEF_MOD("vspx3", 1031, R8A779A0_CLK_S1D1),
210};
211
212/*
213 * CPG Clock Data
214 */
215
216/*
217 * MD EXTAL PLL1 PLL20 PLL30 PLL4 PLL5 OSC
218 * 14 13 (MHz) 21 31
219 * --------------------------------------------------------
220 * 0 0 16.66 x 1 x128 x216 x128 x144 x192 /16
221 * 0 1 20 x 1 x106 x180 x106 x120 x160 /19
222 * 1 0 Prohibited setting
223 * 1 1 33.33 / 2 x128 x216 x128 x144 x192 /32
224 */
225#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
226 (((md) & BIT(13)) >> 13))
227
228static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[4] = {
229 /* EXTAL div PLL1 mult/div Not used OSC prediv PLL5 mult/div */
230 { 1, 128, 1, 128, 1, 16, 192, 1, },
231 { 1, 106, 1, 106, 1, 19, 160, 1, },
232 { 0, 0, 0, 0, 0, 0, 0, 0, },
233 { 2, 128, 1, 128, 1, 32, 192, 1, },
234};
235
236/*
237 * Note that the only clock left running before booting Linux are now
238 * MFIS, INTC-AP, INTC-EX and SCIF0 on V3U
239 */
240#define MSTPCR7_SCIF0 BIT(2)
241#define MSTPCR6_MFIS BIT(17)
242#define MSTPCR6_INTC BIT(11) /* No information: INTC-AP, INTC-EX */
243
244static const struct mstp_stop_table r8a779a0_mstp_table[] = {
245 { 0x003f7ffe, 0x0, 0x0, 0x0 },
246 { 0x00cb0000, 0x0, 0x0, 0x0 },
247 { 0x0001f800, 0x0, 0x0, 0x0 },
248 { 0x90000000, 0x0, 0x0, 0x0 },
249 { 0x0001c807, 0x0, 0x0, 0x0 },
250 { 0x7e03c380, 0x0, 0x0, 0x0 },
251 { 0x1f01f001, MSTPCR6_MFIS, 0x0, 0x0 },
252 { 0xffffe040, MSTPCR7_SCIF0, 0x0, 0x0 },
253 { 0xffffffff, 0x0, 0x0, 0x0 },
254 { 0x00003c78, 0x0, 0x0, 0x0 },
255 { 0xf0000000, 0x0, 0x0, 0x0 },
256 { 0x0000000f, 0x0, 0x0, 0x0 },
257 { 0xbe800000, 0x0, 0x0, 0x0 },
258 { 0x00000037, 0x0, 0x0, 0x0 },
259 { 0x00000000, 0x0, 0x0, 0x0 },
260};
261
262static const void *r8a779a0_get_pll_config(const u32 cpg_mode)
263{
264 return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
265}
266
267static const struct cpg_mssr_info r8a779a0_cpg_mssr_info = {
268 .core_clk = r8a779a0_core_clks,
269 .core_clk_size = ARRAY_SIZE(r8a779a0_core_clks),
270 .mod_clk = r8a779a0_mod_clks,
271 .mod_clk_size = ARRAY_SIZE(r8a779a0_mod_clks),
272 .mstp_table = r8a779a0_mstp_table,
273 .mstp_table_size = ARRAY_SIZE(r8a779a0_mstp_table),
274 .reset_node = "renesas,r8a779a0-rst",
275 .reset_modemr_offset = 0x00,
276 .extalr_node = "extalr",
277 .mod_clk_base = MOD_CLK_BASE,
278 .clk_extal_id = CLK_EXTAL,
279 .clk_extalr_id = CLK_EXTALR,
280 .get_pll_config = r8a779a0_get_pll_config,
281 .reg_layout = CLK_REG_LAYOUT_RCAR_V3U,
282};
283
284static const struct udevice_id r8a779a0_clk_ids[] = {
285 {
286 .compatible = "renesas,r8a779a0-cpg-mssr",
287 .data = (ulong)&r8a779a0_cpg_mssr_info
288 },
289 { }
290};
291
292U_BOOT_DRIVER(clk_r8a779a0) = {
293 .name = "clk_r8a779a0",
294 .id = UCLASS_CLK,
295 .of_match = r8a779a0_clk_ids,
296 .priv_auto = sizeof(struct gen3_clk_priv),
297 .ops = &gen3_clk_ops,
298 .probe = gen3_clk_probe,
299 .remove = gen3_clk_remove,
300};