blob: f4b3e06f923d15fb903ba02f94843ca6ea36fa43 [file] [log] [blame]
Christian Gmeiner5ad7c162014-10-02 13:33:46 +02001/*
2 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
3 * Copyright (C) 2014 Bachmann electronic GmbH
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#include "mx6_common.h"
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020012
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020013/* Size of malloc() pool */
14#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
15
16#define CONFIG_BOARD_EARLY_INIT_F
17#define CONFIG_MISC_INIT_R
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020018
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020019/* UART Configs */
20#define CONFIG_MXC_UART
21#define CONFIG_MXC_UART_BASE UART1_BASE
22
23/* SF Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020024#define CONFIG_SPI
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020025#define CONFIG_MXC_SPI
26#define CONFIG_SF_DEFAULT_BUS 2
Christian Gmeiner477b5322014-10-22 11:29:51 +020027#define CONFIG_SF_DEFAULT_CS 0
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020028#define CONFIG_SF_DEFAULT_SPEED 25000000
29#define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
30
31/* IO expander */
32#define CONFIG_PCA953X
33#define CONFIG_SYS_I2C_PCA953X_ADDR 0x20
34#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} }
35#define CONFIG_CMD_PCA953X
36#define CONFIG_CMD_PCA953X_INFO
37
38/* I2C Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020039#define CONFIG_SYS_I2C
40#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020041#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
42#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070043#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020044#define CONFIG_SYS_I2C_SPEED 100000
45
46/* OCOTP Configs */
47#define CONFIG_CMD_IMXOTP
48#define CONFIG_IMX_OTP
49#define IMX_OTP_BASE OCOTP_BASE_ADDR
50#define IMX_OTP_ADDR_MAX 0x7F
51#define IMX_OTP_DATA_ERROR_VAL 0xBADABADA
52#define IMX_OTPWRITE_ENABLED
53
54/* MMC Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020055#define CONFIG_SYS_FSL_ESDHC_ADDR 0
56#define CONFIG_SYS_FSL_USDHC_NUM 2
57
Christian Gmeinerb2a03fd2014-11-10 14:35:48 +010058/* USB Configs */
Christian Gmeinerb2a03fd2014-11-10 14:35:48 +010059#define CONFIG_USB_EHCI
60#define CONFIG_USB_EHCI_MX6
61#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
62#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
63
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020064#ifdef CONFIG_MX6Q
65#define CONFIG_CMD_SATA
66#endif
67
68/*
69 * SATA Configs
70 */
71#ifdef CONFIG_CMD_SATA
72#define CONFIG_DWC_AHSATA
73#define CONFIG_SYS_SATA_MAX_DEVICE 1
74#define CONFIG_DWC_AHSATA_PORT_ID 0
75#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
76#define CONFIG_LBA48
77#define CONFIG_LIBATA
78#endif
79
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010080/* SPL */
81#ifdef CONFIG_SPL
82#include "imx6_spl.h"
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010083#define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
84#define CONFIG_SPL_SPI_LOAD
85#endif
86
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020087#define CONFIG_FEC_MXC
88#define CONFIG_MII
89#define IMX_FEC_BASE ENET_BASE_ADDR
90#define CONFIG_FEC_XCV_TYPE MII100
91#define CONFIG_ETHPRIME "FEC"
92#define CONFIG_FEC_MXC_PHYADDR 0x5
93#define CONFIG_PHYLIB
94#define CONFIG_PHY_SMSC
95
Christian Gmeinerf2a73992015-02-11 15:20:25 +010096#ifndef CONFIG_SPL
97#define CONFIG_CMD_EEPROM
98#define CONFIG_ENV_EEPROM_IS_ON_I2C
99#define CONFIG_SYS_I2C_EEPROM_BUS 1
100#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
101#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
102#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Christian Gmeinerf2a73992015-02-11 15:20:25 +0100103#endif
104
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200105/* Miscellaneous commands */
106#define CONFIG_CMD_BMODE
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200107
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200108#define CONFIG_PREBOOT ""
109
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200110/* Print Buffer Size */
111#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200112
113/* Physical Memory Map */
114#define CONFIG_NR_DRAM_BANKS 1
115#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200116
117#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
118#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
119#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
120
121#define CONFIG_SYS_INIT_SP_OFFSET \
122 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
123#define CONFIG_SYS_INIT_SP_ADDR \
124 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
125
Peter Robinson4b671502015-05-22 17:30:45 +0100126/* Environment organization */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200127#define CONFIG_ENV_IS_IN_SPI_FLASH
128#define CONFIG_ENV_SIZE (64 * 1024) /* 64 kb */
129#define CONFIG_ENV_OFFSET (1024 * 1024)
130/* M25P16 has an erase size of 64 KiB */
131#define CONFIG_ENV_SECT_SIZE (64 * 1024)
132#define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
133#define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
134#define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
135#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
136
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200137#define CONFIG_BOOTP_SERVERIP
138#define CONFIG_BOOTP_BOOTFILE
139
140#endif /* __CONFIG_H */