blob: 8b6ee92f66552ed2ff3b6b652d420959f9bfcf37 [file] [log] [blame]
Dirk Eibach3397ec62008-10-08 15:37:50 +02001/*
2 * (C) Copyright 2007-2008
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibach3397ec62008-10-08 15:37:50 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Dirk Eibach3397ec62008-10-08 15:37:50 +020011#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibach3397ec62008-10-08 15:37:50 +020012#define CONFIG_NEO 1 /* on a Neo board */
13
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020014#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
Dirk Eibach3397ec62008-10-08 15:37:50 +020016/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME neo
20#include "amcc-common.h"
21
Dirk Eibach9a659572012-04-26 03:54:22 +000022#define CONFIG_BOARD_EARLY_INIT_F
23#define CONFIG_BOARD_EARLY_INIT_R
24#define CONFIG_MISC_INIT_R
25#define CONFIG_LAST_STAGE_INIT
Dirk Eibach3397ec62008-10-08 15:37:50 +020026
27#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
28
29/*
30 * Configure PLL
31 */
32#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
33#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
34
35/* new uImage format support */
Dirk Eibach88919ca2014-07-03 09:28:26 +020036#define CONFIG_FIT_DISABLE_SHA256
Dirk Eibach3397ec62008-10-08 15:37:50 +020037
38#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
39
40/*
41 * Default environment variables
42 */
43#define CONFIG_EXTRA_ENV_SETTINGS \
44 CONFIG_AMCC_DEF_ENV \
45 CONFIG_AMCC_DEF_ENV_POWERPC \
46 CONFIG_AMCC_DEF_ENV_NOR_UPD \
47 "kernel_addr=fc000000\0" \
48 "fdt_addr=fc1e0000\0" \
49 "ramdisk_addr=fc200000\0" \
50 ""
51
52#define CONFIG_PHY_ADDR 4 /* PHY address */
53#define CONFIG_HAS_ETH0
54#define CONFIG_HAS_ETH1
55#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
56#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
57
58/*
59 * Commands additional to the ones defined in amcc-common.h
60 */
Dirk Eibach3397ec62008-10-08 15:37:50 +020061#define CONFIG_CMD_DTT
Dirk Eibach6dfe6812014-07-03 09:28:25 +020062#undef CONFIG_CMD_DIAG
Dirk Eibach3397ec62008-10-08 15:37:50 +020063#undef CONFIG_CMD_EEPROM
Dirk Eibach6dfe6812014-07-03 09:28:25 +020064#undef CONFIG_CMD_IRQ
Dirk Eibach3397ec62008-10-08 15:37:50 +020065
66/*
67 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
68 */
69#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
70
71/* SDRAM timings used in datasheet */
72#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
73#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
74#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
75#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
76#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
77
78/*
79 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
80 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
81 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
82 * The Linux BASE_BAUD define should match this configuration.
83 * baseBaud = cpuClock/(uartDivisor*16)
84 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
85 * set Linux BASE_BAUD to 403200.
86 */
Stefan Roese3ddce572010-09-20 16:05:31 +020087#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +020088#define CONFIG_SYS_NS16550_SERIAL
89#define CONFIG_SYS_NS16550_REG_SIZE 1
90#define CONFIG_SYS_NS16550_CLK get_serial_clock()
91
Dirk Eibach3397ec62008-10-08 15:37:50 +020092#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
93#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
94#define CONFIG_SYS_BASE_BAUD 691200
95
96/*
97 * I2C stuff
98 */
Dirk Eibach42b204f2013-04-25 02:40:01 +000099#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Dirk Eibach3397ec62008-10-08 15:37:50 +0200100
101/* RTC */
102#define CONFIG_RTC_DS1337
103#define CONFIG_SYS_I2C_RTC_ADDR 0x68
104
105/* Temp sensor/hwmon/dtt */
106#define CONFIG_DTT_LM63 1 /* National LM63 */
107#define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
108#define CONFIG_DTT_PWM_LOOKUPTABLE \
109 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
110#define CONFIG_DTT_TACH_LIMIT 0xa10
111
112/*
113 * FLASH organization
114 */
115#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
116#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
117
118#define CONFIG_SYS_FLASH_BASE 0xFC000000
119#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
120
121#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
122#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
123
124#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
125#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
126
127#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Dirk Eibach3397ec62008-10-08 15:37:50 +0200128
129#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
130#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
131
132#ifdef CONFIG_ENV_IS_IN_FLASH
133#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Dirk Eibach9a659572012-04-26 03:54:22 +0000134#define CONFIG_ENV_ADDR 0xFFF00000
Dirk Eibachebc7d072012-04-26 03:54:21 +0000135#define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
Dirk Eibach3397ec62008-10-08 15:37:50 +0200136
137/* Address and size of Redundant Environment Sector */
Dirk Eibach9a659572012-04-26 03:54:22 +0000138#define CONFIG_ENV_ADDR_REDUND 0xFFF20000
Dirk Eibach3397ec62008-10-08 15:37:50 +0200139#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
140#endif
141
142/*
143 * PPC405 GPIO Configuration
144 */
Dirk Eibach9a659572012-04-26 03:54:22 +0000145#define CONFIG_SYS_4xx_GPIO_TABLE { \
146{ \
147/* GPIO Core 0 */ \
148{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
149{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
150{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
151{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
152{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
153{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
154{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
155{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
156{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
157{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
158{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
159{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
160{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
161{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
162{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
163{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
164{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
165{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
166{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
167{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
168{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
169{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
170{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
171{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
172{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
173{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
174{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
175{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
176{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
177{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
178{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
179{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
180} \
Dirk Eibach3397ec62008-10-08 15:37:50 +0200181}
182
183/*
184 * Definitions for initial stack pointer and data area (in data cache)
185 */
186/* use on chip memory (OCM) for temperary stack until sdram is tested */
187#define CONFIG_SYS_TEMP_STACK_OCM 1
188
189/* On Chip Memory location */
190#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
191#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
192#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200193#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Dirk Eibach3397ec62008-10-08 15:37:50 +0200194
Wolfgang Denk0191e472010-10-26 14:34:52 +0200195#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibach3397ec62008-10-08 15:37:50 +0200196#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
197
198/*
199 * External Bus Controller (EBC) Setup
200 */
201
202/* Memory Bank 0 (NOR-FLASH) initialization */
203#define CONFIG_SYS_EBC_PB0AP 0x92015480
204#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
205
206/* Memory Bank 1 (NVRAM) initialization */
207#define CONFIG_SYS_EBC_PB1AP 0x92015480
208#define CONFIG_SYS_EBC_PB1CR 0xFB85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
209
210/* Memory Bank 2 (FPGA) initialization */
Dirk Eibach9a659572012-04-26 03:54:22 +0000211#define CONFIG_SYS_FPGA0_BASE 0x7f100000
Dirk Eibach3397ec62008-10-08 15:37:50 +0200212#define CONFIG_SYS_EBC_PB2AP 0x92015480
213#define CONFIG_SYS_EBC_PB2CR 0x7f11a000 /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
214
Dirk Eibach9a659572012-04-26 03:54:22 +0000215#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
216
217#define CONFIG_SYS_FPGA_COUNT 1
218
Dirk Eibach20614a22013-06-26 16:04:26 +0200219#define CONFIG_SYS_FPGA_PTR \
220 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE }
221
222#define CONFIG_SYS_FPGA_COMMON
223
Dirk Eibach3397ec62008-10-08 15:37:50 +0200224/* Memory Bank 3 (Latches) initialization */
Dirk Eibach9a659572012-04-26 03:54:22 +0000225#define CONFIG_SYS_LATCH_BASE 0x7f200000
Dirk Eibach3397ec62008-10-08 15:37:50 +0200226#define CONFIG_SYS_EBC_PB3AP 0x92015480
227#define CONFIG_SYS_EBC_PB3CR 0x7f21a000 /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
228
Dirk Eibach9a659572012-04-26 03:54:22 +0000229#define CONFIG_SYS_LATCH0_RESET 0xffff
230#define CONFIG_SYS_LATCH0_BOOT 0xffff
231#define CONFIG_SYS_LATCH1_RESET 0xffbf
232#define CONFIG_SYS_LATCH1_BOOT 0xffff
233
Dirk Eibach3397ec62008-10-08 15:37:50 +0200234#endif /* __CONFIG_H */